0032-MIPS-add-board-support-for-ZTE-ZXV10-H201L.patch 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. From 2473526cf879ead429c6aa1fb7fb77ed3407baaa Mon Sep 17 00:00:00 2001
  2. From: Daniel Schwierzeck <daniel.schwierzeck@gmail.com>
  3. Date: Sun, 9 Dec 2012 17:35:09 +0100
  4. Subject: MIPS: add board support for ZTE ZXV10 H201L
  5. Signed-off-by: Daniel Schwierzeck <daniel.schwierzeck@gmail.com>
  6. --- /dev/null
  7. +++ b/board/zte/zxv10h201l/Makefile
  8. @@ -0,0 +1,27 @@
  9. +#
  10. +# Copyright (C) 2000-2011 Wolfgang Denk, DENX Software Engineering, wd@denx.de
  11. +#
  12. +# SPDX-License-Identifier: GPL-2.0+
  13. +#
  14. +
  15. +include $(TOPDIR)/config.mk
  16. +
  17. +LIB = $(obj)lib$(BOARD).o
  18. +
  19. +COBJS = $(BOARD).o
  20. +
  21. +SRCS := $(SOBJS:.o=.S) $(COBJS:.o=.c)
  22. +OBJS := $(addprefix $(obj),$(COBJS))
  23. +SOBJS := $(addprefix $(obj),$(SOBJS))
  24. +
  25. +$(LIB): $(obj).depend $(OBJS) $(SOBJS)
  26. + $(call cmd_link_o_target, $(OBJS) $(SOBJS))
  27. +
  28. +#########################################################################
  29. +
  30. +# defines $(obj).depend target
  31. +include $(SRCTREE)/rules.mk
  32. +
  33. +sinclude $(obj).depend
  34. +
  35. +#########################################################################
  36. --- /dev/null
  37. +++ b/board/zte/zxv10h201l/config.mk
  38. @@ -0,0 +1,7 @@
  39. +#
  40. +# Copyright (C) 2012-2013 Daniel Schwierzeck, daniel.schwierzeck@gmail.com
  41. +#
  42. +# SPDX-License-Identifier: GPL-2.0+
  43. +#
  44. +
  45. +PLATFORM_CPPFLAGS += -I$(TOPDIR)/board/$(BOARDDIR)
  46. --- /dev/null
  47. +++ b/board/zte/zxv10h201l/ddr_settings.h
  48. @@ -0,0 +1,55 @@
  49. +/*
  50. + * Copyright (C) 2012 Daniel Schwierzeck, daniel.schwierzeck@gmail.com
  51. + *
  52. + * The values have been extracted from original ZTE U-Boot.
  53. + *
  54. + * SPDX-License-Identifier: GPL-2.0+
  55. + */
  56. +
  57. +#define MC_DC00_VALUE 0x1B1B
  58. +#define MC_DC01_VALUE 0x0
  59. +#define MC_DC02_VALUE 0x0
  60. +#define MC_DC03_VALUE 0x0
  61. +#define MC_DC04_VALUE 0x0
  62. +#define MC_DC05_VALUE 0x200
  63. +#define MC_DC06_VALUE 0x307
  64. +#define MC_DC07_VALUE 0x303
  65. +#define MC_DC08_VALUE 0x103
  66. +#define MC_DC09_VALUE 0x80B
  67. +#define MC_DC10_VALUE 0x203
  68. +#define MC_DC11_VALUE 0xE02
  69. +#define MC_DC12_VALUE 0x2C8
  70. +#define MC_DC13_VALUE 0x1
  71. +#define MC_DC14_VALUE 0x0
  72. +#define MC_DC15_VALUE 0x100
  73. +#define MC_DC16_VALUE 0xC800
  74. +#define MC_DC17_VALUE 0xF
  75. +#define MC_DC18_VALUE 0x301
  76. +#define MC_DC19_VALUE 0x200
  77. +#define MC_DC20_VALUE 0xA04
  78. +#define MC_DC21_VALUE 0x1600
  79. +#define MC_DC22_VALUE 0x1616
  80. +#define MC_DC23_VALUE 0x0
  81. +#define MC_DC24_VALUE 0x5D
  82. +#define MC_DC25_VALUE 0x0
  83. +#define MC_DC26_VALUE 0x0
  84. +#define MC_DC27_VALUE 0x0
  85. +#define MC_DC28_VALUE 0x5FB
  86. +#define MC_DC29_VALUE 0x35DF
  87. +#define MC_DC30_VALUE 0x99E9
  88. +#define MC_DC31_VALUE 0x0
  89. +#define MC_DC32_VALUE 0x0
  90. +#define MC_DC33_VALUE 0x0
  91. +#define MC_DC34_VALUE 0x0
  92. +#define MC_DC35_VALUE 0x0
  93. +#define MC_DC36_VALUE 0x0
  94. +#define MC_DC37_VALUE 0x0
  95. +#define MC_DC38_VALUE 0x0
  96. +#define MC_DC39_VALUE 0x0
  97. +#define MC_DC40_VALUE 0x0
  98. +#define MC_DC41_VALUE 0x0
  99. +#define MC_DC42_VALUE 0x0
  100. +#define MC_DC43_VALUE 0x0
  101. +#define MC_DC44_VALUE 0x0
  102. +#define MC_DC45_VALUE 0x600
  103. +#define MC_DC46_VALUE 0x0
  104. --- /dev/null
  105. +++ b/board/zte/zxv10h201l/zxv10h201l.c
  106. @@ -0,0 +1,51 @@
  107. +/*
  108. + * Copyright (C) 2012 Daniel Schwierzeck, daniel.schwierzeck@gmail.com
  109. + *
  110. + * SPDX-License-Identifier: GPL-2.0+
  111. + */
  112. +
  113. +#include <common.h>
  114. +#include <switch.h>
  115. +#include <asm/gpio.h>
  116. +#include <asm/lantiq/eth.h>
  117. +#include <asm/lantiq/reset.h>
  118. +#include <asm/lantiq/chipid.h>
  119. +
  120. +int board_early_init_f(void)
  121. +{
  122. + return 0;
  123. +}
  124. +
  125. +int checkboard(void)
  126. +{
  127. + puts("Board: " CONFIG_BOARD_NAME "\n");
  128. + ltq_chip_print_info();
  129. +
  130. + return 0;
  131. +}
  132. +
  133. +static const struct ltq_eth_port_config eth_port_config[] = {
  134. + /* MAC0: REALTEK RTL8306 switch */
  135. + { 0, 0x0, LTQ_ETH_PORT_SWITCH, PHY_INTERFACE_MODE_RMII },
  136. +};
  137. +
  138. +static const struct ltq_eth_board_config eth_board_config = {
  139. + .ports = eth_port_config,
  140. + .num_ports = ARRAY_SIZE(eth_port_config),
  141. +};
  142. +
  143. +int board_eth_init(bd_t *bis)
  144. +{
  145. + return ltq_eth_initialize(&eth_board_config);
  146. +}
  147. +
  148. +static struct switch_device rtl8306_dev = {
  149. + .name = "rtl8306",
  150. + .cpu_port = 5,
  151. + .port_mask = 0xF,
  152. +};
  153. +
  154. +int board_switch_init(void)
  155. +{
  156. + return switch_device_register(&rtl8306_dev);
  157. +}
  158. --- a/boards.cfg
  159. +++ b/boards.cfg
  160. @@ -496,6 +496,9 @@ Active mips mips32 -
  161. Active mips mips32 - micronas vct vct_premium_onenand vct:VCT_PREMIUM,VCT_ONENAND -
  162. Active mips mips32 - micronas vct vct_premium_onenand_small vct:VCT_PREMIUM,VCT_ONENAND,VCT_SMALL_IMAGE -
  163. Active mips mips32 - micronas vct vct_premium_small vct:VCT_PREMIUM,VCT_SMALL_IMAGE -
  164. +Active mips mips32 arx100 zte zxv10h201l zxv10h201l_nor zxv10h201l:SYS_BOOT_NOR Luka Perkov <luka@openwrt.org>
  165. +Active mips mips32 arx100 zte zxv10h201l zxv10h201l_ram zxv10h201l:SYS_BOOT_RAM Luka Perkov <luka@openwrt.org>
  166. +Active mips mips32 arx100 zte zxv10h201l zxv10h201l_zte zxv10h201l:SYS_BOOT_ZTE Luka Perkov <luka@openwrt.org>
  167. Active mips mips32 au1x00 - dbau1x00 dbau1000 dbau1x00:DBAU1000 Thomas Lange <thomas@corelatus.se>
  168. Active mips mips32 au1x00 - dbau1x00 dbau1100 dbau1x00:DBAU1100 Thomas Lange <thomas@corelatus.se>
  169. Active mips mips32 au1x00 - dbau1x00 dbau1500 dbau1x00:DBAU1500 Thomas Lange <thomas@corelatus.se>
  170. --- /dev/null
  171. +++ b/include/configs/zxv10h201l.h
  172. @@ -0,0 +1,77 @@
  173. +/*
  174. + * Copyright (C) 2011 Daniel Schwierzeck, daniel.schwierzeck@googlemail.com
  175. + *
  176. + * SPDX-License-Identifier: GPL-2.0+
  177. + */
  178. +
  179. +#ifndef __CONFIG_H
  180. +#define __CONFIG_H
  181. +
  182. +#define CONFIG_MACH_TYPE "ZXV10 H201L"
  183. +#define CONFIG_IDENT_STRING " "CONFIG_MACH_TYPE
  184. +#define CONFIG_BOARD_NAME "ZTE ZXV10 H201L"
  185. +
  186. +/* Configure SoC */
  187. +#define CONFIG_LTQ_SUPPORT_UART /* Enable ASC and UART */
  188. +
  189. +#define CONFIG_LTQ_SUPPORT_ETHERNET /* Enable ethernet */
  190. +
  191. +#define CONFIG_LTQ_SUPPORT_NOR_FLASH /* Have a parallel NOR flash */
  192. +
  193. +#define CONFIG_LTQ_SUPPORT_SPL_NOR_FLASH /* Build NOR flash SPL */
  194. +#define CONFIG_LTQ_SPL_COMP_LZO /* Compress SPL with LZO */
  195. +#define CONFIG_LTQ_SPL_CONSOLE /* Enable SPL console */
  196. +
  197. +/* Switch devices */
  198. +#define CONFIG_SWITCH_MULTI
  199. +#define CONFIG_SWITCH_RTL8306
  200. +
  201. +/* Environment */
  202. +#if defined(CONFIG_SYS_BOOT_NOR)
  203. +#define CONFIG_ENV_IS_IN_FLASH
  204. +#define CONFIG_ENV_OVERWRITE
  205. +#define CONFIG_ENV_OFFSET (256 * 1024)
  206. +#define CONFIG_ENV_SECT_SIZE (64 * 1024)
  207. +#elif defined(CONFIG_SYS_BOOT_NORSPL)
  208. +#define CONFIG_ENV_IS_IN_FLASH
  209. +#define CONFIG_ENV_OVERWRITE
  210. +#define CONFIG_ENV_OFFSET (128 * 1024)
  211. +#define CONFIG_ENV_SECT_SIZE (64 * 1024)
  212. +#else
  213. +#define CONFIG_ENV_IS_NOWHERE
  214. +#endif
  215. +
  216. +#define CONFIG_ENV_SIZE (8 * 1024)
  217. +#define CONFIG_LOADADDR CONFIG_SYS_LOAD_ADDR
  218. +
  219. +#if defined(CONFIG_SYS_BOOT_ZTE)
  220. +#define CONFIG_SYS_TEXT_BASE 0x80800000
  221. +#define CONFIG_SKIP_LOWLEVEL_INIT
  222. +#endif
  223. +
  224. +/* Console */
  225. +#define CONFIG_LTQ_ADVANCED_CONSOLE
  226. +#define CONFIG_BAUDRATE 115200
  227. +#define CONFIG_CONSOLE_ASC 1
  228. +#define CONFIG_CONSOLE_DEV "ttyLTQ1"
  229. +
  230. +/* Pull in default board configs for Lantiq XWAY Danube */
  231. +#include <asm/lantiq/config.h>
  232. +#include <asm/arch/config.h>
  233. +
  234. +#if defined(CONFIG_SYS_BOOT_ZTE)
  235. +#define CONFIG_SYS_TEXT_BASE 0x80800000
  236. +#define CONFIG_SKIP_LOWLEVEL_INIT
  237. +#endif
  238. +
  239. +/* Pull in default OpenWrt configs for Lantiq SoC */
  240. +#include "openwrt-lantiq-common.h"
  241. +
  242. +#define CONFIG_ENV_UPDATE_UBOOT_NOR \
  243. + "update-uboot-nor=run load-uboot-norspl-lzo write-uboot-nor\0"
  244. +
  245. +#define CONFIG_EXTRA_ENV_SETTINGS \
  246. + CONFIG_ENV_LANTIQ_DEFAULTS \
  247. + CONFIG_ENV_UPDATE_UBOOT_NOR
  248. +
  249. +#endif /* __CONFIG_H */