0033-MIPS-add-board-support-for-ZyXEL-P-661HNU-Fx.patch 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. From a18f994f373db4467a4680f83ead997c8122908e Mon Sep 17 00:00:00 2001
  2. From: Daniel Schwierzeck <daniel.schwierzeck@gmail.com>
  3. Date: Wed, 22 May 2013 17:48:08 +0200
  4. Subject: MIPS: add board support for ZyXEL P-661HNU-Fx
  5. Signed-off-by: Daniel Schwierzeck <daniel.schwierzeck@gmail.com>
  6. --- /dev/null
  7. +++ b/board/zyxel/p661hnufx/Makefile
  8. @@ -0,0 +1,27 @@
  9. +#
  10. +# Copyright (C) 2000-2011 Wolfgang Denk, DENX Software Engineering, wd@denx.de
  11. +#
  12. +# SPDX-License-Identifier: GPL-2.0+
  13. +#
  14. +
  15. +include $(TOPDIR)/config.mk
  16. +
  17. +LIB = $(obj)lib$(BOARD).o
  18. +
  19. +COBJS = $(BOARD).o
  20. +
  21. +SRCS := $(SOBJS:.o=.S) $(COBJS:.o=.c)
  22. +OBJS := $(addprefix $(obj),$(COBJS))
  23. +SOBJS := $(addprefix $(obj),$(SOBJS))
  24. +
  25. +$(LIB): $(obj).depend $(OBJS) $(SOBJS)
  26. + $(call cmd_link_o_target, $(OBJS) $(SOBJS))
  27. +
  28. +#########################################################################
  29. +
  30. +# defines $(obj).depend target
  31. +include $(SRCTREE)/rules.mk
  32. +
  33. +sinclude $(obj).depend
  34. +
  35. +#########################################################################
  36. --- /dev/null
  37. +++ b/board/zyxel/p661hnufx/config.mk
  38. @@ -0,0 +1,7 @@
  39. +#
  40. +# Copyright (C) 2012-2013 Daniel Schwierzeck, daniel.schwierzeck@gmail.com
  41. +#
  42. +# SPDX-License-Identifier: GPL-2.0+
  43. +#
  44. +
  45. +PLATFORM_CPPFLAGS += -I$(TOPDIR)/board/$(BOARDDIR)
  46. --- /dev/null
  47. +++ b/board/zyxel/p661hnufx/ddr_settings.h
  48. @@ -0,0 +1,55 @@
  49. +/*
  50. + * Copyright (C) 2013 Daniel Schwierzeck, daniel.schwierzeck@gmail.com
  51. + *
  52. + * The values have been extracted from original ZyXEL U-Boot.
  53. + *
  54. + * SPDX-License-Identifier: GPL-2.0+
  55. + */
  56. +
  57. +#define MC_DC00_VALUE 0x1B1B
  58. +#define MC_DC01_VALUE 0x0
  59. +#define MC_DC02_VALUE 0x0
  60. +#define MC_DC03_VALUE 0x0
  61. +#define MC_DC04_VALUE 0x0
  62. +#define MC_DC05_VALUE 0x200
  63. +#define MC_DC06_VALUE 0x307
  64. +#define MC_DC07_VALUE 0x303
  65. +#define MC_DC08_VALUE 0x103
  66. +#define MC_DC09_VALUE 0x80B
  67. +#define MC_DC10_VALUE 0x203
  68. +#define MC_DC11_VALUE 0xE02
  69. +#define MC_DC12_VALUE 0x2C8
  70. +#define MC_DC13_VALUE 0x1
  71. +#define MC_DC14_VALUE 0x0
  72. +#define MC_DC15_VALUE 0x100
  73. +#define MC_DC16_VALUE 0xC800
  74. +#define MC_DC17_VALUE 0xF
  75. +#define MC_DC18_VALUE 0x301
  76. +#define MC_DC19_VALUE 0x200
  77. +#define MC_DC20_VALUE 0xA04
  78. +#define MC_DC21_VALUE 0x1600
  79. +#define MC_DC22_VALUE 0x1616
  80. +#define MC_DC23_VALUE 0x0
  81. +#define MC_DC24_VALUE 0x5D
  82. +#define MC_DC25_VALUE 0x0
  83. +#define MC_DC26_VALUE 0x0
  84. +#define MC_DC27_VALUE 0x0
  85. +#define MC_DC28_VALUE 0x5FB
  86. +#define MC_DC29_VALUE 0x35DF
  87. +#define MC_DC30_VALUE 0x99E9
  88. +#define MC_DC31_VALUE 0x0
  89. +#define MC_DC32_VALUE 0x0
  90. +#define MC_DC33_VALUE 0x0
  91. +#define MC_DC34_VALUE 0x0
  92. +#define MC_DC35_VALUE 0x0
  93. +#define MC_DC36_VALUE 0x0
  94. +#define MC_DC37_VALUE 0x0
  95. +#define MC_DC38_VALUE 0x0
  96. +#define MC_DC39_VALUE 0x0
  97. +#define MC_DC40_VALUE 0x0
  98. +#define MC_DC41_VALUE 0x0
  99. +#define MC_DC42_VALUE 0x0
  100. +#define MC_DC43_VALUE 0x0
  101. +#define MC_DC44_VALUE 0x0
  102. +#define MC_DC45_VALUE 0x600
  103. +#define MC_DC46_VALUE 0x0
  104. --- /dev/null
  105. +++ b/board/zyxel/p661hnufx/p661hnufx.c
  106. @@ -0,0 +1,102 @@
  107. +/*
  108. + * Copyright (C) 2013 Daniel Schwierzeck, daniel.schwierzeck@gmail.com
  109. + *
  110. + * SPDX-License-Identifier: GPL-2.0+
  111. + */
  112. +
  113. +#include <common.h>
  114. +#include <switch.h>
  115. +#include <spi.h>
  116. +#include <asm/gpio.h>
  117. +#include <asm/lantiq/eth.h>
  118. +#include <asm/lantiq/reset.h>
  119. +#include <asm/lantiq/chipid.h>
  120. +
  121. +static void gpio_init(void)
  122. +{
  123. + /* SPI CS 0.4 to serial flash */
  124. + gpio_direction_output(10, 1);
  125. +}
  126. +
  127. +int board_early_init_f(void)
  128. +{
  129. + gpio_init();
  130. +
  131. + return 0;
  132. +}
  133. +
  134. +int checkboard(void)
  135. +{
  136. + puts("Board: " CONFIG_BOARD_NAME "\n");
  137. + ltq_chip_print_info();
  138. +
  139. + return 0;
  140. +}
  141. +
  142. +static const struct ltq_eth_port_config eth_port_config[] = {
  143. + /* MAC0: Lantiq Tantos switch */
  144. + { 0, 0x0, LTQ_ETH_PORT_SWITCH, PHY_INTERFACE_MODE_RMII },
  145. + /* MAC1: unused */
  146. + { 1, 0x0, LTQ_ETH_PORT_NONE, PHY_INTERFACE_MODE_NONE },
  147. +};
  148. +
  149. +static const struct ltq_eth_board_config eth_board_config = {
  150. + .ports = eth_port_config,
  151. + .num_ports = ARRAY_SIZE(eth_port_config),
  152. +};
  153. +
  154. +int board_eth_init(bd_t *bis)
  155. +{
  156. + return ltq_eth_initialize(&eth_board_config);
  157. +}
  158. +
  159. +static struct switch_device psb697x_dev = {
  160. + .name = "psb697x",
  161. + .cpu_port = 5,
  162. + .port_mask = 0xF,
  163. +};
  164. +
  165. +int board_switch_init(void)
  166. +{
  167. + printf("%s\n", __func__);
  168. +
  169. +#if 0
  170. + ltq_reset_once(LTQ_RESET_HARD, 200000);
  171. + __udelay(50000);
  172. +#endif
  173. +
  174. + return switch_device_register(&psb697x_dev);
  175. +}
  176. +
  177. +int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  178. +{
  179. + if (bus)
  180. + return 0;
  181. +
  182. + if (cs == 4)
  183. + return 1;
  184. +
  185. + return 0;
  186. +}
  187. +
  188. +void spi_cs_activate(struct spi_slave *slave)
  189. +{
  190. + switch (slave->cs) {
  191. + case 4:
  192. + gpio_set_value(10, 0);
  193. + break;
  194. + default:
  195. + break;
  196. + }
  197. +}
  198. +
  199. +void spi_cs_deactivate(struct spi_slave *slave)
  200. +{
  201. + switch (slave->cs) {
  202. + case 4:
  203. + gpio_set_value(10, 1);
  204. + break;
  205. + default:
  206. + break;
  207. + }
  208. +}
  209. --- a/boards.cfg
  210. +++ b/boards.cfg
  211. @@ -499,6 +499,9 @@ Active mips mips32 -
  212. Active mips mips32 arx100 zte zxv10h201l zxv10h201l_nor zxv10h201l:SYS_BOOT_NOR Luka Perkov <luka@openwrt.org>
  213. Active mips mips32 arx100 zte zxv10h201l zxv10h201l_ram zxv10h201l:SYS_BOOT_RAM Luka Perkov <luka@openwrt.org>
  214. Active mips mips32 arx100 zte zxv10h201l zxv10h201l_zte zxv10h201l:SYS_BOOT_ZTE Luka Perkov <luka@openwrt.org>
  215. +Active mips mips32 arx100 zyxel p661hnufx p661hnufx_ram p661hnufx:SYS_BOOT_RAM Luka Perkov <luka@openwrt.org>
  216. +Active mips mips32 arx100 zyxel p661hnufx p661hnufx_sfspl p661hnufx:SYS_BOOT_SFSPL Luka Perkov <luka@openwrt.org>
  217. +Active mips mips32 arx100 zyxel p661hnufx p661hnufx_zyxel p661hnufx:SYS_BOOT_ZYXEL Luka Perkov <luka@openwrt.org>
  218. Active mips mips32 au1x00 - dbau1x00 dbau1000 dbau1x00:DBAU1000 Thomas Lange <thomas@corelatus.se>
  219. Active mips mips32 au1x00 - dbau1x00 dbau1100 dbau1x00:DBAU1100 Thomas Lange <thomas@corelatus.se>
  220. Active mips mips32 au1x00 - dbau1x00 dbau1500 dbau1x00:DBAU1500 Thomas Lange <thomas@corelatus.se>
  221. --- /dev/null
  222. +++ b/include/configs/p661hnufx.h
  223. @@ -0,0 +1,79 @@
  224. +/*
  225. + * Copyright (C) 2013 Daniel Schwierzeck, daniel.schwierzeck@gmail.com
  226. + *
  227. + * SPDX-License-Identifier: GPL-2.0+
  228. + */
  229. +
  230. +#ifndef __CONFIG_H
  231. +#define __CONFIG_H
  232. +
  233. +#define CONFIG_MACH_TYPE "P-661HNU-Fx"
  234. +#define CONFIG_IDENT_STRING " "CONFIG_MACH_TYPE
  235. +#define CONFIG_BOARD_NAME "ZyXEL P-661HNU-Fx"
  236. +
  237. +/* Configure SoC */
  238. +#define CONFIG_LTQ_SUPPORT_UART /* Enable ASC and UART */
  239. +
  240. +#define CONFIG_LTQ_SUPPORT_ETHERNET /* Enable ethernet */
  241. +
  242. +#define CONFIG_LTQ_SUPPORT_SPI_FLASH
  243. +#define CONFIG_SPI_FLASH_MACRONIX /* Supports Macronix serial flash */
  244. +#define CONFIG_SPI_FLASH_4BYTE_MODE
  245. +
  246. +#define CONFIG_LTQ_SUPPORT_SPL_SPI_FLASH /* Build SPI flash SPL */
  247. +#define CONFIG_LTQ_SPL_COMP_LZO /* Compress SPL with LZO */
  248. +#define CONFIG_LTQ_SPL_CONSOLE /* Enable SPL console */
  249. +
  250. +#define CONFIG_SPL_SPI_BUS 0
  251. +#define CONFIG_SPL_SPI_CS 4
  252. +#define CONFIG_SPL_SPI_MAX_HZ 25000000
  253. +#define CONFIG_SPL_SPI_MODE 0
  254. +
  255. +/* Switch devices */
  256. +#define CONFIG_SWITCH_MULTI
  257. +#define CONFIG_SWITCH_PSB697X
  258. +
  259. +/* Environment */
  260. +#define CONFIG_ENV_SPI_BUS CONFIG_SPL_SPI_BUS
  261. +#define CONFIG_ENV_SPI_CS CONFIG_SPL_SPI_CS
  262. +#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SPL_SPI_MAX_HZ
  263. +#define CONFIG_ENV_SPI_MODE CONFIG_SPL_SPI_MODE
  264. +
  265. +#if defined(CONFIG_SYS_BOOT_SFSPL)
  266. +#define CONFIG_ENV_IS_IN_SPI_FLASH
  267. +#define CONFIG_ENV_OVERWRITE
  268. +#define CONFIG_ENV_OFFSET (512 * 1024)
  269. +#define CONFIG_ENV_SECT_SIZE (256 * 1024)
  270. +#else
  271. +#define CONFIG_ENV_IS_NOWHERE
  272. +#endif
  273. +
  274. +#define CONFIG_ENV_SIZE (8 * 1024)
  275. +#define CONFIG_LOADADDR CONFIG_SYS_LOAD_ADDR
  276. +
  277. +#if defined(CONFIG_SYS_BOOT_ZYXEL)
  278. +#define CONFIG_SYS_TEXT_BASE 0x80800000
  279. +#define CONFIG_SKIP_LOWLEVEL_INIT
  280. +#endif
  281. +
  282. +/* Console */
  283. +#define CONFIG_LTQ_ADVANCED_CONSOLE
  284. +#define CONFIG_BAUDRATE 115200
  285. +#define CONFIG_CONSOLE_ASC 1
  286. +#define CONFIG_CONSOLE_DEV "ttyLTQ1"
  287. +
  288. +/* Pull in default board configs for Lantiq XWAY Danube */
  289. +#include <asm/lantiq/config.h>
  290. +#include <asm/arch/config.h>
  291. +
  292. +/* Pull in default OpenWrt configs for Lantiq SoC */
  293. +#include "openwrt-lantiq-common.h"
  294. +
  295. +#define CONFIG_ENV_UPDATE_UBOOT_SF \
  296. + "update-uboot-sf=run load-uboot-sfspl-lzo write-uboot-sf\0"
  297. +
  298. +#define CONFIG_EXTRA_ENV_SETTINGS \
  299. + CONFIG_ENV_LANTIQ_DEFAULTS \
  300. + CONFIG_ENV_UPDATE_UBOOT_SF
  301. +
  302. +#endif /* __CONFIG_H */