123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264 |
- From 16410a33d6655d6c85c8c522bc6f2cfebf7c06a4 Mon Sep 17 00:00:00 2001
- From: Cyrille Pitchen <cyrille.pitchen@atmel.com>
- Date: Fri, 8 Jan 2016 17:02:20 +0100
- Subject: [PATCH 23/33] mtd: spi-nor: configure the number of dummy clock
- cycles by manufacturer
- This is a transitional patch which let us set the number of dummy clock
- cycles by manufacturer.
- More patches will follow by manufacturer to actually configure the
- relevant number of dummy clock cycles following the dedicated procedure.
- For instance, some manufacturers like Spansion configure the number of
- dummy clock cycles to be used by Fast Read command through some
- non-volatile register. In such a case, we should avoid updating its value
- but instead read it then set the nor->read_dummy accordingly.
- On the other hand, some manufacturers like Micron use some volatile
- register. In this case, we'd rather update this register to use a number
- of dummy clock cycles, which is a multiple of 8.
- Indeed some drivers, like m25p80, only support writing bytes, hence
- multiples of 8 bits.
- Signed-off-by: Cyrille Pitchen <cyrille.pitchen@atmel.com>
- ---
- drivers/mtd/spi-nor/spi-nor.c | 99 ++++++++++++++++++++++++++++++++-----------
- 1 file changed, 74 insertions(+), 25 deletions(-)
- diff --git a/drivers/mtd/spi-nor/spi-nor.c b/drivers/mtd/spi-nor/spi-nor.c
- index 8a042ab..ae3e9d8 100644
- --- a/drivers/mtd/spi-nor/spi-nor.c
- +++ b/drivers/mtd/spi-nor/spi-nor.c
- @@ -139,24 +139,6 @@ static int read_cr(struct spi_nor *nor)
- }
-
- /*
- - * Dummy Cycle calculation for different type of read.
- - * It can be used to support more commands with
- - * different dummy cycle requirements.
- - */
- -static inline int spi_nor_read_dummy_cycles(struct spi_nor *nor)
- -{
- - switch (nor->flash_read) {
- - case SPI_NOR_FAST:
- - case SPI_NOR_DUAL:
- - case SPI_NOR_QUAD:
- - return 8;
- - case SPI_NOR_NORMAL:
- - return 0;
- - }
- - return 0;
- -}
- -
- -/*
- * Write status register 1 byte
- * Returns negative if error occurred.
- */
- @@ -1217,6 +1199,7 @@ static int macronix_set_quad_mode(struct spi_nor *nor)
- * read (performance enhance) mode by mistake!
- */
- nor->read_opcode = SPINOR_OP_READ_1_4_4;
- + nor->read_dummy = 8;
- return 0;
- }
-
- @@ -1238,6 +1221,7 @@ static int macronix_set_quad_mode(struct spi_nor *nor)
- }
- nor->read_proto = SNOR_PROTO_1_1_4;
- nor->read_opcode = SPINOR_OP_READ_1_1_4;
- + nor->read_dummy = 8;
- return 0;
- }
-
- @@ -1251,12 +1235,27 @@ static int macronix_set_dual_mode(struct spi_nor *nor)
- {
- nor->read_proto = SNOR_PROTO_1_1_2;
- nor->read_opcode = SPINOR_OP_READ_1_1_2;
- + nor->read_dummy = 8;
- return 0;
- }
-
- static int macronix_set_single_mode(struct spi_nor *nor)
- {
- + u8 read_dummy;
- +
- + switch (nor->read_opcode) {
- + case SPINOR_OP_READ:
- + case SPINOR_OP_READ4:
- + read_dummy = 0;
- + break;
- +
- + default:
- + read_dummy = 8;
- + break;
- + }
- +
- nor->read_proto = SNOR_PROTO_1_1_1;
- + nor->read_dummy = read_dummy;
- return 0;
- }
-
- @@ -1277,6 +1276,7 @@ static int winbond_set_quad_mode(struct spi_nor *nor)
- * Hence the Fast Read 1-1-1 (0x0b) op code is chosen.
- */
- nor->read_opcode = SPINOR_OP_READ_FAST;
- + nor->read_dummy = 8;
- return 0;
- }
-
- @@ -1295,6 +1295,7 @@ static int winbond_set_quad_mode(struct spi_nor *nor)
- }
- nor->read_proto = SNOR_PROTO_1_1_4;
- nor->read_opcode = SPINOR_OP_READ_1_1_4;
- + nor->read_dummy = 8;
- return 0;
- }
-
- @@ -1308,12 +1309,27 @@ static int winbond_set_dual_mode(struct spi_nor *nor)
- {
- nor->read_proto = SNOR_PROTO_1_1_2;
- nor->read_opcode = SPINOR_OP_READ_1_1_2;
- + nor->read_dummy = 8;
- return 0;
- }
-
- static int winbond_set_single_mode(struct spi_nor *nor)
- {
- + u8 read_dummy;
- +
- + switch (nor->read_opcode) {
- + case SPINOR_OP_READ:
- + case SPINOR_OP_READ4:
- + read_dummy = 0;
- + break;
- +
- + default:
- + read_dummy = 8;
- + break;
- + }
- +
- nor->read_proto = SNOR_PROTO_1_1_1;
- + nor->read_dummy = read_dummy;
- return 0;
- }
-
- @@ -1405,6 +1421,7 @@ static int micron_set_quad_mode(struct spi_nor *nor)
- if (nor->read_proto != SNOR_PROTO_4_4_4)
- nor->read_proto = SNOR_PROTO_1_1_4;
- nor->read_opcode = SPINOR_OP_READ_1_1_4;
- + nor->read_dummy = 8;
- return 0;
- }
-
- @@ -1434,11 +1451,14 @@ static int micron_set_dual_mode(struct spi_nor *nor)
- if (nor->read_proto != SNOR_PROTO_2_2_2)
- nor->read_proto = SNOR_PROTO_1_1_2;
- nor->read_opcode = SPINOR_OP_READ_1_1_2;
- + nor->read_dummy = 8;
- return 0;
- }
-
- static int micron_set_single_mode(struct spi_nor *nor)
- {
- + u8 read_dummy;
- +
- /* Check whether either the Dual or Quad mode is enabled. */
- if (unlikely(nor->read_proto != SNOR_PROTO_1_1_1)) {
- int ret;
- @@ -1455,6 +1475,18 @@ static int micron_set_single_mode(struct spi_nor *nor)
- nor->read_proto = SNOR_PROTO_1_1_1;
- }
-
- + /* Force the number of dummy cycles to 8 for Fast Read, 0 for Read. */
- + switch (nor->read_opcode) {
- + case SPINOR_OP_READ:
- + case SPINOR_OP_READ4:
- + read_dummy = 0;
- + break;
- +
- + default:
- + read_dummy = 8;
- + break;
- + }
- + nor->read_dummy = read_dummy;
- return 0;
- }
-
- @@ -1469,6 +1501,7 @@ static int spansion_set_quad_mode(struct spi_nor *nor)
- }
- nor->read_proto = SNOR_PROTO_1_1_4;
- nor->read_opcode = SPINOR_OP_READ_1_1_4;
- + nor->read_dummy = 8;
- return 0;
- }
-
- @@ -1476,12 +1509,27 @@ static int spansion_set_dual_mode(struct spi_nor *nor)
- {
- nor->read_proto = SNOR_PROTO_1_1_2;
- nor->read_opcode = SPINOR_OP_READ_1_1_2;
- + nor->read_dummy = 8;
- return 0;
- }
-
- static int spansion_set_single_mode(struct spi_nor *nor)
- {
- + u8 read_dummy;
- +
- + switch (nor->read_opcode) {
- + case SPINOR_OP_READ:
- + case SPINOR_OP_READ4:
- + read_dummy = 0;
- + break;
- +
- + default:
- + read_dummy = 8;
- + break;
- + }
- +
- nor->read_proto = SNOR_PROTO_1_1_1;
- + nor->read_dummy = read_dummy;
- return 0;
- }
-
- @@ -1696,11 +1744,14 @@ int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode)
- if (info->flags & SPI_NOR_NO_FR)
- nor->flash_read = SPI_NOR_NORMAL;
-
- - /* Default commands */
- - if (nor->flash_read == SPI_NOR_NORMAL)
- + /* Default commands and number of dummy cycles */
- + if (nor->flash_read == SPI_NOR_NORMAL) {
- nor->read_opcode = SPINOR_OP_READ;
- - else
- + nor->read_dummy = 0;
- + } else {
- nor->read_opcode = SPINOR_OP_READ_FAST;
- + nor->read_dummy = 8;
- + }
-
- nor->program_opcode = SPINOR_OP_PP;
-
- @@ -1715,8 +1766,8 @@ int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode)
- * - SNOR_PROTO_2_2_2 is either:
- * + Micron Dual mode enabled
- *
- - * The opcodes and the protocols are updated depending on the
- - * manufacturer.
- + * The opcodes, the protocols and the number of dummy cycles are updated
- + * depending on the manufacturer.
- * The read opcode and protocol should be updated by the relevant
- * function when entering Quad or Dual mode.
- */
- @@ -1780,8 +1831,6 @@ int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode)
- return -EINVAL;
- }
-
- - nor->read_dummy = spi_nor_read_dummy_cycles(nor);
- -
- dev_info(dev, "%s (%lld Kbytes)\n", info->name,
- (long long)mtd->size >> 10);
-
- --
- 2.8.1
|