123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713 |
- From 6298e948215f2a3eb8a9af5c490d025deb66f179 Mon Sep 17 00:00:00 2001
- From: LABBE Corentin <clabbe.montjoie@gmail.com>
- Date: Fri, 17 Jul 2015 16:39:41 +0200
- Subject: [PATCH] crypto: sunxi-ss - Add Allwinner Security System crypto
- accelerator
- Add support for the Security System included in Allwinner SoC A20.
- The Security System is a hardware cryptographic accelerator that support:
- - MD5 and SHA1 hash algorithms
- - AES block cipher in CBC/ECB mode with 128/196/256bits keys.
- - DES and 3DES block cipher in CBC/ECB mode
- Signed-off-by: LABBE Corentin <clabbe.montjoie@gmail.com>
- Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
- ---
- drivers/crypto/Kconfig | 17 +
- drivers/crypto/Makefile | 1 +
- drivers/crypto/sunxi-ss/Makefile | 2 +
- drivers/crypto/sunxi-ss/sun4i-ss-cipher.c | 542 ++++++++++++++++++++++++++++++
- drivers/crypto/sunxi-ss/sun4i-ss-core.c | 403 ++++++++++++++++++++++
- drivers/crypto/sunxi-ss/sun4i-ss-hash.c | 492 +++++++++++++++++++++++++++
- drivers/crypto/sunxi-ss/sun4i-ss.h | 199 +++++++++++
- 7 files changed, 1656 insertions(+)
- create mode 100644 drivers/crypto/sunxi-ss/Makefile
- create mode 100644 drivers/crypto/sunxi-ss/sun4i-ss-cipher.c
- create mode 100644 drivers/crypto/sunxi-ss/sun4i-ss-core.c
- create mode 100644 drivers/crypto/sunxi-ss/sun4i-ss-hash.c
- create mode 100644 drivers/crypto/sunxi-ss/sun4i-ss.h
- --- a/drivers/crypto/Kconfig
- +++ b/drivers/crypto/Kconfig
- @@ -460,4 +460,21 @@ config CRYPTO_DEV_IMGTEC_HASH
- hardware hash accelerator. Supporting MD5/SHA1/SHA224/SHA256
- hashing algorithms.
-
- +config CRYPTO_DEV_SUN4I_SS
- + tristate "Support for Allwinner Security System cryptographic accelerator"
- + depends on ARCH_SUNXI
- + select CRYPTO_MD5
- + select CRYPTO_SHA1
- + select CRYPTO_AES
- + select CRYPTO_DES
- + select CRYPTO_BLKCIPHER
- + help
- + Some Allwinner SoC have a crypto accelerator named
- + Security System. Select this if you want to use it.
- + The Security System handle AES/DES/3DES ciphers in CBC mode
- + and SHA1 and MD5 hash algorithms.
- +
- + To compile this driver as a module, choose M here: the module
- + will be called sun4i-ss.
- +
- endif # CRYPTO_HW
- --- a/drivers/crypto/Makefile
- +++ b/drivers/crypto/Makefile
- @@ -27,3 +27,4 @@ obj-$(CONFIG_CRYPTO_DEV_UX500) += ux500/
- obj-$(CONFIG_CRYPTO_DEV_QAT) += qat/
- obj-$(CONFIG_CRYPTO_DEV_QCE) += qce/
- obj-$(CONFIG_CRYPTO_DEV_VMX) += vmx/
- +obj-$(CONFIG_CRYPTO_DEV_SUN4I_SS) += sunxi-ss/
- --- /dev/null
- +++ b/drivers/crypto/sunxi-ss/Makefile
- @@ -0,0 +1,2 @@
- +obj-$(CONFIG_CRYPTO_DEV_SUN4I_SS) += sun4i-ss.o
- +sun4i-ss-y += sun4i-ss-core.o sun4i-ss-hash.o sun4i-ss-cipher.o
- --- /dev/null
- +++ b/drivers/crypto/sunxi-ss/sun4i-ss-cipher.c
- @@ -0,0 +1,542 @@
- +/*
- + * sun4i-ss-cipher.c - hardware cryptographic accelerator for Allwinner A20 SoC
- + *
- + * Copyright (C) 2013-2015 Corentin LABBE <clabbe.montjoie@gmail.com>
- + *
- + * This file add support for AES cipher with 128,192,256 bits
- + * keysize in CBC and ECB mode.
- + * Add support also for DES and 3DES in CBC and ECB mode.
- + *
- + * You could find the datasheet in Documentation/arm/sunxi/README
- + *
- + * This program is free software; you can redistribute it and/or modify
- + * it under the terms of the GNU General Public License as published by
- + * the Free Software Foundation; either version 2 of the License, or
- + * (at your option) any later version.
- + */
- +#include "sun4i-ss.h"
- +
- +static int sun4i_ss_opti_poll(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_ss_ctx *ss = op->ss;
- + unsigned int ivsize = crypto_ablkcipher_ivsize(tfm);
- + struct sun4i_cipher_req_ctx *ctx = ablkcipher_request_ctx(areq);
- + u32 mode = ctx->mode;
- + /* when activating SS, the default FIFO space is SS_RX_DEFAULT(32) */
- + u32 rx_cnt = SS_RX_DEFAULT;
- + u32 tx_cnt = 0;
- + u32 spaces;
- + u32 v;
- + int i, err = 0;
- + unsigned int ileft = areq->nbytes;
- + unsigned int oleft = areq->nbytes;
- + unsigned int todo;
- + struct sg_mapping_iter mi, mo;
- + unsigned int oi, oo; /* offset for in and out */
- +
- + if (areq->nbytes == 0)
- + return 0;
- +
- + if (!areq->info) {
- + dev_err_ratelimited(ss->dev, "ERROR: Empty IV\n");
- + return -EINVAL;
- + }
- +
- + if (!areq->src || !areq->dst) {
- + dev_err_ratelimited(ss->dev, "ERROR: Some SGs are NULL\n");
- + return -EINVAL;
- + }
- +
- + spin_lock_bh(&ss->slock);
- +
- + for (i = 0; i < op->keylen; i += 4)
- + writel(*(op->key + i / 4), ss->base + SS_KEY0 + i);
- +
- + if (areq->info) {
- + for (i = 0; i < 4 && i < ivsize / 4; i++) {
- + v = *(u32 *)(areq->info + i * 4);
- + writel(v, ss->base + SS_IV0 + i * 4);
- + }
- + }
- + writel(mode, ss->base + SS_CTL);
- +
- + sg_miter_start(&mi, areq->src, sg_nents(areq->src),
- + SG_MITER_FROM_SG | SG_MITER_ATOMIC);
- + sg_miter_start(&mo, areq->dst, sg_nents(areq->dst),
- + SG_MITER_TO_SG | SG_MITER_ATOMIC);
- + sg_miter_next(&mi);
- + sg_miter_next(&mo);
- + if (!mi.addr || !mo.addr) {
- + dev_err_ratelimited(ss->dev, "ERROR: sg_miter return null\n");
- + err = -EINVAL;
- + goto release_ss;
- + }
- +
- + ileft = areq->nbytes / 4;
- + oleft = areq->nbytes / 4;
- + oi = 0;
- + oo = 0;
- + do {
- + todo = min3(rx_cnt, ileft, (mi.length - oi) / 4);
- + if (todo > 0) {
- + ileft -= todo;
- + writesl(ss->base + SS_RXFIFO, mi.addr + oi, todo);
- + oi += todo * 4;
- + }
- + if (oi == mi.length) {
- + sg_miter_next(&mi);
- + oi = 0;
- + }
- +
- + spaces = readl(ss->base + SS_FCSR);
- + rx_cnt = SS_RXFIFO_SPACES(spaces);
- + tx_cnt = SS_TXFIFO_SPACES(spaces);
- +
- + todo = min3(tx_cnt, oleft, (mo.length - oo) / 4);
- + if (todo > 0) {
- + oleft -= todo;
- + readsl(ss->base + SS_TXFIFO, mo.addr + oo, todo);
- + oo += todo * 4;
- + }
- + if (oo == mo.length) {
- + sg_miter_next(&mo);
- + oo = 0;
- + }
- + } while (mo.length > 0);
- +
- + if (areq->info) {
- + for (i = 0; i < 4 && i < ivsize / 4; i++) {
- + v = readl(ss->base + SS_IV0 + i * 4);
- + *(u32 *)(areq->info + i * 4) = v;
- + }
- + }
- +
- +release_ss:
- + sg_miter_stop(&mi);
- + sg_miter_stop(&mo);
- + writel(0, ss->base + SS_CTL);
- + spin_unlock_bh(&ss->slock);
- + return err;
- +}
- +
- +/* Generic function that support SG with size not multiple of 4 */
- +static int sun4i_ss_cipher_poll(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_ss_ctx *ss = op->ss;
- + int no_chunk = 1;
- + struct scatterlist *in_sg = areq->src;
- + struct scatterlist *out_sg = areq->dst;
- + unsigned int ivsize = crypto_ablkcipher_ivsize(tfm);
- + struct sun4i_cipher_req_ctx *ctx = ablkcipher_request_ctx(areq);
- + u32 mode = ctx->mode;
- + /* when activating SS, the default FIFO space is SS_RX_DEFAULT(32) */
- + u32 rx_cnt = SS_RX_DEFAULT;
- + u32 tx_cnt = 0;
- + u32 v;
- + u32 spaces;
- + int i, err = 0;
- + unsigned int ileft = areq->nbytes;
- + unsigned int oleft = areq->nbytes;
- + unsigned int todo;
- + struct sg_mapping_iter mi, mo;
- + unsigned int oi, oo; /* offset for in and out */
- + char buf[4 * SS_RX_MAX];/* buffer for linearize SG src */
- + char bufo[4 * SS_TX_MAX]; /* buffer for linearize SG dst */
- + unsigned int ob = 0; /* offset in buf */
- + unsigned int obo = 0; /* offset in bufo*/
- + unsigned int obl = 0; /* length of data in bufo */
- +
- + if (areq->nbytes == 0)
- + return 0;
- +
- + if (!areq->info) {
- + dev_err_ratelimited(ss->dev, "ERROR: Empty IV\n");
- + return -EINVAL;
- + }
- +
- + if (!areq->src || !areq->dst) {
- + dev_err_ratelimited(ss->dev, "ERROR: Some SGs are NULL\n");
- + return -EINVAL;
- + }
- +
- + /*
- + * if we have only SGs with size multiple of 4,
- + * we can use the SS optimized function
- + */
- + while (in_sg && no_chunk == 1) {
- + if ((in_sg->length % 4) != 0)
- + no_chunk = 0;
- + in_sg = sg_next(in_sg);
- + }
- + while (out_sg && no_chunk == 1) {
- + if ((out_sg->length % 4) != 0)
- + no_chunk = 0;
- + out_sg = sg_next(out_sg);
- + }
- +
- + if (no_chunk == 1)
- + return sun4i_ss_opti_poll(areq);
- +
- + spin_lock_bh(&ss->slock);
- +
- + for (i = 0; i < op->keylen; i += 4)
- + writel(*(op->key + i / 4), ss->base + SS_KEY0 + i);
- +
- + if (areq->info) {
- + for (i = 0; i < 4 && i < ivsize / 4; i++) {
- + v = *(u32 *)(areq->info + i * 4);
- + writel(v, ss->base + SS_IV0 + i * 4);
- + }
- + }
- + writel(mode, ss->base + SS_CTL);
- +
- + sg_miter_start(&mi, areq->src, sg_nents(areq->src),
- + SG_MITER_FROM_SG | SG_MITER_ATOMIC);
- + sg_miter_start(&mo, areq->dst, sg_nents(areq->dst),
- + SG_MITER_TO_SG | SG_MITER_ATOMIC);
- + sg_miter_next(&mi);
- + sg_miter_next(&mo);
- + if (!mi.addr || !mo.addr) {
- + dev_err_ratelimited(ss->dev, "ERROR: sg_miter return null\n");
- + err = -EINVAL;
- + goto release_ss;
- + }
- + ileft = areq->nbytes;
- + oleft = areq->nbytes;
- + oi = 0;
- + oo = 0;
- +
- + while (oleft > 0) {
- + if (ileft > 0) {
- + /*
- + * todo is the number of consecutive 4byte word that we
- + * can read from current SG
- + */
- + todo = min3(rx_cnt, ileft / 4, (mi.length - oi) / 4);
- + if (todo > 0 && ob == 0) {
- + writesl(ss->base + SS_RXFIFO, mi.addr + oi,
- + todo);
- + ileft -= todo * 4;
- + oi += todo * 4;
- + } else {
- + /*
- + * not enough consecutive bytes, so we need to
- + * linearize in buf. todo is in bytes
- + * After that copy, if we have a multiple of 4
- + * we need to be able to write all buf in one
- + * pass, so it is why we min() with rx_cnt
- + */
- + todo = min3(rx_cnt * 4 - ob, ileft,
- + mi.length - oi);
- + memcpy(buf + ob, mi.addr + oi, todo);
- + ileft -= todo;
- + oi += todo;
- + ob += todo;
- + if (ob % 4 == 0) {
- + writesl(ss->base + SS_RXFIFO, buf,
- + ob / 4);
- + ob = 0;
- + }
- + }
- + if (oi == mi.length) {
- + sg_miter_next(&mi);
- + oi = 0;
- + }
- + }
- +
- + spaces = readl(ss->base + SS_FCSR);
- + rx_cnt = SS_RXFIFO_SPACES(spaces);
- + tx_cnt = SS_TXFIFO_SPACES(spaces);
- + dev_dbg(ss->dev, "%x %u/%u %u/%u cnt=%u %u/%u %u/%u cnt=%u %u %u\n",
- + mode,
- + oi, mi.length, ileft, areq->nbytes, rx_cnt,
- + oo, mo.length, oleft, areq->nbytes, tx_cnt,
- + todo, ob);
- +
- + if (tx_cnt == 0)
- + continue;
- + /* todo in 4bytes word */
- + todo = min3(tx_cnt, oleft / 4, (mo.length - oo) / 4);
- + if (todo > 0) {
- + readsl(ss->base + SS_TXFIFO, mo.addr + oo, todo);
- + oleft -= todo * 4;
- + oo += todo * 4;
- + if (oo == mo.length) {
- + sg_miter_next(&mo);
- + oo = 0;
- + }
- + } else {
- + /*
- + * read obl bytes in bufo, we read at maximum for
- + * emptying the device
- + */
- + readsl(ss->base + SS_TXFIFO, bufo, tx_cnt);
- + obl = tx_cnt * 4;
- + obo = 0;
- + do {
- + /*
- + * how many bytes we can copy ?
- + * no more than remaining SG size
- + * no more than remaining buffer
- + * no need to test against oleft
- + */
- + todo = min(mo.length - oo, obl - obo);
- + memcpy(mo.addr + oo, bufo + obo, todo);
- + oleft -= todo;
- + obo += todo;
- + oo += todo;
- + if (oo == mo.length) {
- + sg_miter_next(&mo);
- + oo = 0;
- + }
- + } while (obo < obl);
- + /* bufo must be fully used here */
- + }
- + }
- + if (areq->info) {
- + for (i = 0; i < 4 && i < ivsize / 4; i++) {
- + v = readl(ss->base + SS_IV0 + i * 4);
- + *(u32 *)(areq->info + i * 4) = v;
- + }
- + }
- +
- +release_ss:
- + sg_miter_stop(&mi);
- + sg_miter_stop(&mo);
- + writel(0, ss->base + SS_CTL);
- + spin_unlock_bh(&ss->slock);
- +
- + return err;
- +}
- +
- +/* CBC AES */
- +int sun4i_ss_cbc_aes_encrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_AES | SS_CBC | SS_ENABLED | SS_ENCRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +int sun4i_ss_cbc_aes_decrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_AES | SS_CBC | SS_ENABLED | SS_DECRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +/* ECB AES */
- +int sun4i_ss_ecb_aes_encrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_AES | SS_ECB | SS_ENABLED | SS_ENCRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +int sun4i_ss_ecb_aes_decrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_AES | SS_ECB | SS_ENABLED | SS_DECRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +/* CBC DES */
- +int sun4i_ss_cbc_des_encrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_DES | SS_CBC | SS_ENABLED | SS_ENCRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +int sun4i_ss_cbc_des_decrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_DES | SS_CBC | SS_ENABLED | SS_DECRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +/* ECB DES */
- +int sun4i_ss_ecb_des_encrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_DES | SS_ECB | SS_ENABLED | SS_ENCRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +int sun4i_ss_ecb_des_decrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_DES | SS_ECB | SS_ENABLED | SS_DECRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +/* CBC 3DES */
- +int sun4i_ss_cbc_des3_encrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_3DES | SS_CBC | SS_ENABLED | SS_ENCRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +int sun4i_ss_cbc_des3_decrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_3DES | SS_CBC | SS_ENABLED | SS_DECRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +/* ECB 3DES */
- +int sun4i_ss_ecb_des3_encrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_3DES | SS_ECB | SS_ENABLED | SS_ENCRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +int sun4i_ss_ecb_des3_decrypt(struct ablkcipher_request *areq)
- +{
- + struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(areq);
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_cipher_req_ctx *rctx = ablkcipher_request_ctx(areq);
- +
- + rctx->mode = SS_OP_3DES | SS_ECB | SS_ENABLED | SS_DECRYPTION |
- + op->keymode;
- + return sun4i_ss_cipher_poll(areq);
- +}
- +
- +int sun4i_ss_cipher_init(struct crypto_tfm *tfm)
- +{
- + struct sun4i_tfm_ctx *op = crypto_tfm_ctx(tfm);
- + struct crypto_alg *alg = tfm->__crt_alg;
- + struct sun4i_ss_alg_template *algt;
- +
- + memset(op, 0, sizeof(struct sun4i_tfm_ctx));
- +
- + algt = container_of(alg, struct sun4i_ss_alg_template, alg.crypto);
- + op->ss = algt->ss;
- +
- + tfm->crt_ablkcipher.reqsize = sizeof(struct sun4i_cipher_req_ctx);
- +
- + return 0;
- +}
- +
- +/* check and set the AES key, prepare the mode to be used */
- +int sun4i_ss_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
- + unsigned int keylen)
- +{
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_ss_ctx *ss = op->ss;
- +
- + switch (keylen) {
- + case 128 / 8:
- + op->keymode = SS_AES_128BITS;
- + break;
- + case 192 / 8:
- + op->keymode = SS_AES_192BITS;
- + break;
- + case 256 / 8:
- + op->keymode = SS_AES_256BITS;
- + break;
- + default:
- + dev_err(ss->dev, "ERROR: Invalid keylen %u\n", keylen);
- + crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
- + return -EINVAL;
- + }
- + op->keylen = keylen;
- + memcpy(op->key, key, keylen);
- + return 0;
- +}
- +
- +/* check and set the DES key, prepare the mode to be used */
- +int sun4i_ss_des_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
- + unsigned int keylen)
- +{
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_ss_ctx *ss = op->ss;
- + u32 flags;
- + u32 tmp[DES_EXPKEY_WORDS];
- + int ret;
- +
- + if (unlikely(keylen != DES_KEY_SIZE)) {
- + dev_err(ss->dev, "Invalid keylen %u\n", keylen);
- + crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
- + return -EINVAL;
- + }
- +
- + flags = crypto_ablkcipher_get_flags(tfm);
- +
- + ret = des_ekey(tmp, key);
- + if (unlikely(ret == 0) && (flags & CRYPTO_TFM_REQ_WEAK_KEY)) {
- + crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_WEAK_KEY);
- + dev_dbg(ss->dev, "Weak key %u\n", keylen);
- + return -EINVAL;
- + }
- +
- + op->keylen = keylen;
- + memcpy(op->key, key, keylen);
- + return 0;
- +}
- +
- +/* check and set the 3DES key, prepare the mode to be used */
- +int sun4i_ss_des3_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
- + unsigned int keylen)
- +{
- + struct sun4i_tfm_ctx *op = crypto_ablkcipher_ctx(tfm);
- + struct sun4i_ss_ctx *ss = op->ss;
- +
- + if (unlikely(keylen != 3 * DES_KEY_SIZE)) {
- + dev_err(ss->dev, "Invalid keylen %u\n", keylen);
- + crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
- + return -EINVAL;
- + }
- + op->keylen = keylen;
- + memcpy(op->key, key, keylen);
- + return 0;
- +}
- --- /dev/null
- +++ b/drivers/crypto/sunxi-ss/sun4i-ss-core.c
- @@ -0,0 +1,403 @@
- +/*
- + * sun4i-ss-core.c - hardware cryptographic accelerator for Allwinner A20 SoC
- + *
- + * Copyright (C) 2013-2015 Corentin LABBE <clabbe.montjoie@gmail.com>
- + *
- + * Core file which registers crypto algorithms supported by the SS.
- + *
- + * You could find a link for the datasheet in Documentation/arm/sunxi/README
- + *
- + * This program is free software; you can redistribute it and/or modify
- + * it under the terms of the GNU General Public License as published by
- + * the Free Software Foundation; either version 2 of the License, or
- + * (at your option) any later version.
- + */
- +#include <linux/clk.h>
- +#include <linux/crypto.h>
- +#include <linux/io.h>
- +#include <linux/module.h>
- +#include <linux/of.h>
- +#include <linux/platform_device.h>
- +#include <crypto/scatterwalk.h>
- +#include <linux/scatterlist.h>
- +#include <linux/interrupt.h>
- +#include <linux/delay.h>
- +
- +#include "sun4i-ss.h"
- +
- +static struct sun4i_ss_alg_template ss_algs[] = {
- +{ .type = CRYPTO_ALG_TYPE_AHASH,
- + .mode = SS_OP_MD5,
- + .alg.hash = {
- + .init = sun4i_hash_init,
- + .update = sun4i_hash_update,
- + .final = sun4i_hash_final,
- + .finup = sun4i_hash_finup,
- + .digest = sun4i_hash_digest,
- + .export = sun4i_hash_export_md5,
- + .import = sun4i_hash_import_md5,
- + .halg = {
- + .digestsize = MD5_DIGEST_SIZE,
- + .base = {
- + .cra_name = "md5",
- + .cra_driver_name = "md5-sun4i-ss",
- + .cra_priority = 300,
- + .cra_alignmask = 3,
- + .cra_flags = CRYPTO_ALG_TYPE_AHASH,
- + .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
- + .cra_ctxsize = sizeof(struct sun4i_req_ctx),
- + .cra_module = THIS_MODULE,
- + .cra_type = &crypto_ahash_type,
- + .cra_init = sun4i_hash_crainit
- + }
- + }
- + }
- +},
- +{ .type = CRYPTO_ALG_TYPE_AHASH,
- + .mode = SS_OP_SHA1,
- + .alg.hash = {
- + .init = sun4i_hash_init,
- + .update = sun4i_hash_update,
- + .final = sun4i_hash_final,
- + .finup = sun4i_hash_finup,
- + .digest = sun4i_hash_digest,
- + .export = sun4i_hash_export_sha1,
- + .import = sun4i_hash_import_sha1,
- + .halg = {
- + .digestsize = SHA1_DIGEST_SIZE,
- + .base = {
- + .cra_name = "sha1",
- + .cra_driver_name = "sha1-sun4i-ss",
- + .cra_priority = 300,
- + .cra_alignmask = 3,
- + .cra_flags = CRYPTO_ALG_TYPE_AHASH,
- + .cra_blocksize = SHA1_BLOCK_SIZE,
- + .cra_ctxsize = sizeof(struct sun4i_req_ctx),
- + .cra_module = THIS_MODULE,
- + .cra_type = &crypto_ahash_type,
- + .cra_init = sun4i_hash_crainit
- + }
- + }
- + }
- +},
- +{ .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .alg.crypto = {
- + .cra_name = "cbc(aes)",
- + .cra_driver_name = "cbc-aes-sun4i-ss",
- + .cra_priority = 300,
- + .cra_blocksize = AES_BLOCK_SIZE,
- + .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .cra_ctxsize = sizeof(struct sun4i_tfm_ctx),
- + .cra_module = THIS_MODULE,
- + .cra_alignmask = 3,
- + .cra_type = &crypto_ablkcipher_type,
- + .cra_init = sun4i_ss_cipher_init,
- + .cra_ablkcipher = {
- + .min_keysize = AES_MIN_KEY_SIZE,
- + .max_keysize = AES_MAX_KEY_SIZE,
- + .ivsize = AES_BLOCK_SIZE,
- + .setkey = sun4i_ss_aes_setkey,
- + .encrypt = sun4i_ss_cbc_aes_encrypt,
- + .decrypt = sun4i_ss_cbc_aes_decrypt,
- + }
- + }
- +},
- +{ .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .alg.crypto = {
- + .cra_name = "ecb(aes)",
- + .cra_driver_name = "ecb-aes-sun4i-ss",
- + .cra_priority = 300,
- + .cra_blocksize = AES_BLOCK_SIZE,
- + .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .cra_ctxsize = sizeof(struct sun4i_tfm_ctx),
- + .cra_module = THIS_MODULE,
- + .cra_alignmask = 3,
- + .cra_type = &crypto_ablkcipher_type,
- + .cra_init = sun4i_ss_cipher_init,
- + .cra_ablkcipher = {
- + .min_keysize = AES_MIN_KEY_SIZE,
- + .max_keysize = AES_MAX_KEY_SIZE,
- + .ivsize = AES_BLOCK_SIZE,
- + .setkey = sun4i_ss_aes_setkey,
- + .encrypt = sun4i_ss_ecb_aes_encrypt,
- + .decrypt = sun4i_ss_ecb_aes_decrypt,
- + }
- + }
- +},
- +{ .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .alg.crypto = {
- + .cra_name = "cbc(des)",
- + .cra_driver_name = "cbc-des-sun4i-ss",
- + .cra_priority = 300,
- + .cra_blocksize = DES_BLOCK_SIZE,
- + .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .cra_ctxsize = sizeof(struct sun4i_req_ctx),
- + .cra_module = THIS_MODULE,
- + .cra_alignmask = 3,
- + .cra_type = &crypto_ablkcipher_type,
- + .cra_init = sun4i_ss_cipher_init,
- + .cra_u.ablkcipher = {
- + .min_keysize = DES_KEY_SIZE,
- + .max_keysize = DES_KEY_SIZE,
- + .ivsize = DES_BLOCK_SIZE,
- + .setkey = sun4i_ss_des_setkey,
- + .encrypt = sun4i_ss_cbc_des_encrypt,
- + .decrypt = sun4i_ss_cbc_des_decrypt,
- + }
- + }
- +},
- +{ .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .alg.crypto = {
- + .cra_name = "ecb(des)",
- + .cra_driver_name = "ecb-des-sun4i-ss",
- + .cra_priority = 300,
- + .cra_blocksize = DES_BLOCK_SIZE,
- + .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .cra_ctxsize = sizeof(struct sun4i_req_ctx),
- + .cra_module = THIS_MODULE,
- + .cra_alignmask = 3,
- + .cra_type = &crypto_ablkcipher_type,
- + .cra_init = sun4i_ss_cipher_init,
- + .cra_u.ablkcipher = {
- + .min_keysize = DES_KEY_SIZE,
- + .max_keysize = DES_KEY_SIZE,
- + .setkey = sun4i_ss_des_setkey,
- + .encrypt = sun4i_ss_ecb_des_encrypt,
- + .decrypt = sun4i_ss_ecb_des_decrypt,
- + }
- + }
- +},
- +{ .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .alg.crypto = {
- + .cra_name = "cbc(des3_ede)",
- + .cra_driver_name = "cbc-des3-sun4i-ss",
- + .cra_priority = 300,
- + .cra_blocksize = DES3_EDE_BLOCK_SIZE,
- + .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .cra_ctxsize = sizeof(struct sun4i_req_ctx),
- + .cra_module = THIS_MODULE,
- + .cra_alignmask = 3,
- + .cra_type = &crypto_ablkcipher_type,
- + .cra_init = sun4i_ss_cipher_init,
- + .cra_u.ablkcipher = {
- + .min_keysize = DES3_EDE_KEY_SIZE,
- + .max_keysize = DES3_EDE_KEY_SIZE,
- + .ivsize = DES3_EDE_BLOCK_SIZE,
- + .setkey = sun4i_ss_des3_setkey,
- + .encrypt = sun4i_ss_cbc_des3_encrypt,
- + .decrypt = sun4i_ss_cbc_des3_decrypt,
- + }
- + }
- +},
- +{ .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .alg.crypto = {
- + .cra_name = "ecb(des3_ede)",
- + .cra_driver_name = "ecb-des3-sun4i-ss",
- + .cra_priority = 300,
- + .cra_blocksize = DES3_EDE_BLOCK_SIZE,
- + .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
- + .cra_ctxsize = sizeof(struct sun4i_req_ctx),
- + .cra_module = THIS_MODULE,
- + .cra_alignmask = 3,
- + .cra_type = &crypto_ablkcipher_type,
- + .cra_init = sun4i_ss_cipher_init,
- + .cra_u.ablkcipher = {
- + .min_keysize = DES3_EDE_KEY_SIZE,
- + .max_keysize = DES3_EDE_KEY_SIZE,
- + .ivsize = DES3_EDE_BLOCK_SIZE,
- + .setkey = sun4i_ss_des3_setkey,
- + .encrypt = sun4i_ss_ecb_des3_encrypt,
- + .decrypt = sun4i_ss_ecb_des3_decrypt,
- + }
- + }
- +},
- +};
- +
- +static int sun4i_ss_probe(struct platform_device *pdev)
- +{
- + struct resource *res;
- + u32 v;
- + int err, i;
- + unsigned long cr;
- + const unsigned long cr_ahb = 24 * 1000 * 1000;
- + const unsigned long cr_mod = 150 * 1000 * 1000;
- + struct sun4i_ss_ctx *ss;
- +
- + if (!pdev->dev.of_node)
- + return -ENODEV;
- +
- + ss = devm_kzalloc(&pdev->dev, sizeof(*ss), GFP_KERNEL);
- + if (!ss)
- + return -ENOMEM;
- +
- + res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- + ss->base = devm_ioremap_resource(&pdev->dev, res);
- + if (IS_ERR(ss->base)) {
- + dev_err(&pdev->dev, "Cannot request MMIO\n");
- + return PTR_ERR(ss->base);
- + }
- +
- + ss->ssclk = devm_clk_get(&pdev->dev, "mod");
- + if (IS_ERR(ss->ssclk)) {
- + err = PTR_ERR(ss->ssclk);
- + dev_err(&pdev->dev, "Cannot get SS clock err=%d\n", err);
- + return err;
- + }
- + dev_dbg(&pdev->dev, "clock ss acquired\n");
- +
- + ss->busclk = devm_clk_get(&pdev->dev, "ahb");
- + if (IS_ERR(ss->busclk)) {
- + err = PTR_ERR(ss->busclk);
- + dev_err(&pdev->dev, "Cannot get AHB SS clock err=%d\n", err);
- + return err;
- + }
- + dev_dbg(&pdev->dev, "clock ahb_ss acquired\n");
- +
- + /* Enable both clocks */
- + err = clk_prepare_enable(ss->busclk);
- + if (err != 0) {
- + dev_err(&pdev->dev, "Cannot prepare_enable busclk\n");
- + return err;
- + }
- + err = clk_prepare_enable(ss->ssclk);
- + if (err != 0) {
- + dev_err(&pdev->dev, "Cannot prepare_enable ssclk\n");
- + goto error_ssclk;
- + }
- +
- + /*
- + * Check that clock have the correct rates given in the datasheet
- + * Try to set the clock to the maximum allowed
- + */
- + err = clk_set_rate(ss->ssclk, cr_mod);
- + if (err != 0) {
- + dev_err(&pdev->dev, "Cannot set clock rate to ssclk\n");
- + goto error_clk;
- + }
- +
- + /*
- + * The only impact on clocks below requirement are bad performance,
- + * so do not print "errors"
- + * warn on Overclocked clocks
- + */
- + cr = clk_get_rate(ss->busclk);
- + if (cr >= cr_ahb)
- + dev_dbg(&pdev->dev, "Clock bus %lu (%lu MHz) (must be >= %lu)\n",
- + cr, cr / 1000000, cr_ahb);
- + else
- + dev_warn(&pdev->dev, "Clock bus %lu (%lu MHz) (must be >= %lu)\n",
- + cr, cr / 1000000, cr_ahb);
- +
- + cr = clk_get_rate(ss->ssclk);
- + if (cr <= cr_mod)
- + if (cr < cr_mod)
- + dev_warn(&pdev->dev, "Clock ss %lu (%lu MHz) (must be <= %lu)\n",
- + cr, cr / 1000000, cr_mod);
- + else
- + dev_dbg(&pdev->dev, "Clock ss %lu (%lu MHz) (must be <= %lu)\n",
- + cr, cr / 1000000, cr_mod);
- + else
- + dev_warn(&pdev->dev, "Clock ss is at %lu (%lu MHz) (must be <= %lu)\n",
- + cr, cr / 1000000, cr_mod);
- +
- + /*
- + * Datasheet named it "Die Bonding ID"
- + * I expect to be a sort of Security System Revision number.
- + * Since the A80 seems to have an other version of SS
- + * this info could be useful
- + */
- + writel(SS_ENABLED, ss->base + SS_CTL);
- + v = readl(ss->base + SS_CTL);
- + v >>= 16;
- + v &= 0x07;
- + dev_info(&pdev->dev, "Die ID %d\n", v);
- + writel(0, ss->base + SS_CTL);
- +
- + ss->dev = &pdev->dev;
- +
- + spin_lock_init(&ss->slock);
- +
- + for (i = 0; i < ARRAY_SIZE(ss_algs); i++) {
- + ss_algs[i].ss = ss;
- + switch (ss_algs[i].type) {
- + case CRYPTO_ALG_TYPE_ABLKCIPHER:
- + err = crypto_register_alg(&ss_algs[i].alg.crypto);
- + if (err != 0) {
- + dev_err(ss->dev, "Fail to register %s\n",
- + ss_algs[i].alg.crypto.cra_name);
- + goto error_alg;
- + }
- + break;
- + case CRYPTO_ALG_TYPE_AHASH:
- + err = crypto_register_ahash(&ss_algs[i].alg.hash);
- + if (err != 0) {
- + dev_err(ss->dev, "Fail to register %s\n",
- + ss_algs[i].alg.hash.halg.base.cra_name);
- + goto error_alg;
- + }
- + break;
- + }
- + }
- + platform_set_drvdata(pdev, ss);
- + return 0;
- +error_alg:
- + i--;
- + for (; i >= 0; i--) {
- + switch (ss_algs[i].type) {
- + case CRYPTO_ALG_TYPE_ABLKCIPHER:
- + crypto_unregister_alg(&ss_algs[i].alg.crypto);
- + break;
- + case CRYPTO_ALG_TYPE_AHASH:
- + crypto_unregister_ahash(&ss_algs[i].alg.hash);
- + break;
- + }
- + }
- +error_clk:
- + clk_disable_unprepare(ss->ssclk);
- +error_ssclk:
- + clk_disable_unprepare(ss->busclk);
- + return err;
- +}
- +
- +static int sun4i_ss_remove(struct platform_device *pdev)
- +{
- + int i;
- + struct sun4i_ss_ctx *ss = platform_get_drvdata(pdev);
- +
- + for (i = 0; i < ARRAY_SIZE(ss_algs); i++) {
- + switch (ss_algs[i].type) {
- + case CRYPTO_ALG_TYPE_ABLKCIPHER:
- + crypto_unregister_alg(&ss_algs[i].alg.crypto);
- + break;
- + case CRYPTO_ALG_TYPE_AHASH:
- + crypto_unregister_ahash(&ss_algs[i].alg.hash);
- + break;
- + }
- + }
- +
- + writel(0, ss->base + SS_CTL);
- + clk_disable_unprepare(ss->busclk);
- + clk_disable_unprepare(ss->ssclk);
- + return 0;
- +}
- +
- +static const struct of_device_id a20ss_crypto_of_match_table[] = {
- + { .compatible = "allwinner,sun4i-a10-crypto" },
- + {}
- +};
- +MODULE_DEVICE_TABLE(of, a20ss_crypto_of_match_table);
- +
- +static struct platform_driver sun4i_ss_driver = {
- + .probe = sun4i_ss_probe,
- + .remove = sun4i_ss_remove,
- + .driver = {
- + .name = "sun4i-ss",
- + .of_match_table = a20ss_crypto_of_match_table,
- + },
- +};
- +
- +module_platform_driver(sun4i_ss_driver);
- +
- +MODULE_DESCRIPTION("Allwinner Security System cryptographic accelerator");
- +MODULE_LICENSE("GPL");
- +MODULE_AUTHOR("Corentin LABBE <clabbe.montjoie@gmail.com>");
- --- /dev/null
- +++ b/drivers/crypto/sunxi-ss/sun4i-ss-hash.c
- @@ -0,0 +1,492 @@
- +/*
- + * sun4i-ss-hash.c - hardware cryptographic accelerator for Allwinner A20 SoC
- + *
- + * Copyright (C) 2013-2015 Corentin LABBE <clabbe.montjoie@gmail.com>
- + *
- + * This file add support for MD5 and SHA1.
- + *
- + * You could find the datasheet in Documentation/arm/sunxi/README
- + *
- + * This program is free software; you can redistribute it and/or modify
- + * it under the terms of the GNU General Public License as published by
- + * the Free Software Foundation; either version 2 of the License, or
- + * (at your option) any later version.
- + */
- +#include "sun4i-ss.h"
- +#include <linux/scatterlist.h>
- +
- +/* This is a totally arbitrary value */
- +#define SS_TIMEOUT 100
- +
- +int sun4i_hash_crainit(struct crypto_tfm *tfm)
- +{
- + crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
- + sizeof(struct sun4i_req_ctx));
- + return 0;
- +}
- +
- +/* sun4i_hash_init: initialize request context */
- +int sun4i_hash_init(struct ahash_request *areq)
- +{
- + struct sun4i_req_ctx *op = ahash_request_ctx(areq);
- + struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
- + struct ahash_alg *alg = __crypto_ahash_alg(tfm->base.__crt_alg);
- + struct sun4i_ss_alg_template *algt;
- + struct sun4i_ss_ctx *ss;
- +
- + memset(op, 0, sizeof(struct sun4i_req_ctx));
- +
- + algt = container_of(alg, struct sun4i_ss_alg_template, alg.hash);
- + ss = algt->ss;
- + op->ss = algt->ss;
- + op->mode = algt->mode;
- +
- + return 0;
- +}
- +
- +int sun4i_hash_export_md5(struct ahash_request *areq, void *out)
- +{
- + struct sun4i_req_ctx *op = ahash_request_ctx(areq);
- + struct md5_state *octx = out;
- + int i;
- +
- + octx->byte_count = op->byte_count + op->len;
- +
- + memcpy(octx->block, op->buf, op->len);
- +
- + if (op->byte_count > 0) {
- + for (i = 0; i < 4; i++)
- + octx->hash[i] = op->hash[i];
- + } else {
- + octx->hash[0] = SHA1_H0;
- + octx->hash[1] = SHA1_H1;
- + octx->hash[2] = SHA1_H2;
- + octx->hash[3] = SHA1_H3;
- + }
- +
- + return 0;
- +}
- +
- +int sun4i_hash_import_md5(struct ahash_request *areq, const void *in)
- +{
- + struct sun4i_req_ctx *op = ahash_request_ctx(areq);
- + const struct md5_state *ictx = in;
- + int i;
- +
- + sun4i_hash_init(areq);
- +
- + op->byte_count = ictx->byte_count & ~0x3F;
- + op->len = ictx->byte_count & 0x3F;
- +
- + memcpy(op->buf, ictx->block, op->len);
- +
- + for (i = 0; i < 4; i++)
- + op->hash[i] = ictx->hash[i];
- +
- + return 0;
- +}
- +
- +int sun4i_hash_export_sha1(struct ahash_request *areq, void *out)
- +{
- + struct sun4i_req_ctx *op = ahash_request_ctx(areq);
- + struct sha1_state *octx = out;
- + int i;
- +
- + octx->count = op->byte_count + op->len;
- +
- + memcpy(octx->buffer, op->buf, op->len);
- +
- + if (op->byte_count > 0) {
- + for (i = 0; i < 5; i++)
- + octx->state[i] = op->hash[i];
- + } else {
- + octx->state[0] = SHA1_H0;
- + octx->state[1] = SHA1_H1;
- + octx->state[2] = SHA1_H2;
- + octx->state[3] = SHA1_H3;
- + octx->state[4] = SHA1_H4;
- + }
- +
- + return 0;
- +}
- +
- +int sun4i_hash_import_sha1(struct ahash_request *areq, const void *in)
- +{
- + struct sun4i_req_ctx *op = ahash_request_ctx(areq);
- + const struct sha1_state *ictx = in;
- + int i;
- +
- + sun4i_hash_init(areq);
- +
- + op->byte_count = ictx->count & ~0x3F;
- + op->len = ictx->count & 0x3F;
- +
- + memcpy(op->buf, ictx->buffer, op->len);
- +
- + for (i = 0; i < 5; i++)
- + op->hash[i] = ictx->state[i];
- +
- + return 0;
- +}
- +
- +/*
- + * sun4i_hash_update: update hash engine
- + *
- + * Could be used for both SHA1 and MD5
- + * Write data by step of 32bits and put then in the SS.
- + *
- + * Since we cannot leave partial data and hash state in the engine,
- + * we need to get the hash state at the end of this function.
- + * We can get the hash state every 64 bytes
- + *
- + * So the first work is to get the number of bytes to write to SS modulo 64
- + * The extra bytes will go to a temporary buffer op->buf storing op->len bytes
- + *
- + * So at the begin of update()
- + * if op->len + areq->nbytes < 64
- + * => all data will be written to wait buffer (op->buf) and end=0
- + * if not, write all data from op->buf to the device and position end to
- + * complete to 64bytes
- + *
- + * example 1:
- + * update1 60o => op->len=60
- + * update2 60o => need one more word to have 64 bytes
- + * end=4
- + * so write all data from op->buf and one word of SGs
- + * write remaining data in op->buf
- + * final state op->len=56
- + */
- +int sun4i_hash_update(struct ahash_request *areq)
- +{
- + u32 v, ivmode = 0;
- + unsigned int i = 0;
- + /*
- + * i is the total bytes read from SGs, to be compared to areq->nbytes
- + * i is important because we cannot rely on SG length since the sum of
- + * SG->length could be greater than areq->nbytes
- + */
- +
- + struct sun4i_req_ctx *op = ahash_request_ctx(areq);
- + struct sun4i_ss_ctx *ss = op->ss;
- + struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
- + unsigned int in_i = 0; /* advancement in the current SG */
- + unsigned int end;
- + /*
- + * end is the position when we need to stop writing to the device,
- + * to be compared to i
- + */
- + int in_r, err = 0;
- + unsigned int todo;
- + u32 spaces, rx_cnt = SS_RX_DEFAULT;
- + size_t copied = 0;
- + struct sg_mapping_iter mi;
- +
- + dev_dbg(ss->dev, "%s %s bc=%llu len=%u mode=%x wl=%u h0=%0x",
- + __func__, crypto_tfm_alg_name(areq->base.tfm),
- + op->byte_count, areq->nbytes, op->mode,
- + op->len, op->hash[0]);
- +
- + if (areq->nbytes == 0)
- + return 0;
- +
- + /* protect against overflow */
- + if (areq->nbytes > UINT_MAX - op->len) {
- + dev_err(ss->dev, "Cannot process too large request\n");
- + return -EINVAL;
- + }
- +
- + if (op->len + areq->nbytes < 64) {
- + /* linearize data to op->buf */
- + copied = sg_pcopy_to_buffer(areq->src, sg_nents(areq->src),
- + op->buf + op->len, areq->nbytes, 0);
- + op->len += copied;
- + return 0;
- + }
- +
- + end = ((areq->nbytes + op->len) / 64) * 64 - op->len;
- +
- + if (end > areq->nbytes || areq->nbytes - end > 63) {
- + dev_err(ss->dev, "ERROR: Bound error %u %u\n",
- + end, areq->nbytes);
- + return -EINVAL;
- + }
- +
- + spin_lock_bh(&ss->slock);
- +
- + /*
- + * if some data have been processed before,
- + * we need to restore the partial hash state
- + */
- + if (op->byte_count > 0) {
- + ivmode = SS_IV_ARBITRARY;
- + for (i = 0; i < 5; i++)
- + writel(op->hash[i], ss->base + SS_IV0 + i * 4);
- + }
- + /* Enable the device */
- + writel(op->mode | SS_ENABLED | ivmode, ss->base + SS_CTL);
- +
- + i = 0;
- + sg_miter_start(&mi, areq->src, sg_nents(areq->src),
- + SG_MITER_FROM_SG | SG_MITER_ATOMIC);
- + sg_miter_next(&mi);
- + in_i = 0;
- +
- + do {
- + /*
- + * we need to linearize in two case:
- + * - the buffer is already used
- + * - the SG does not have enough byte remaining ( < 4)
- + */
- + if (op->len > 0 || (mi.length - in_i) < 4) {
- + /*
- + * if we have entered here we have two reason to stop
- + * - the buffer is full
- + * - reach the end
- + */
- + while (op->len < 64 && i < end) {
- + /* how many bytes we can read from current SG */
- + in_r = min3(mi.length - in_i, end - i,
- + 64 - op->len);
- + memcpy(op->buf + op->len, mi.addr + in_i, in_r);
- + op->len += in_r;
- + i += in_r;
- + in_i += in_r;
- + if (in_i == mi.length) {
- + sg_miter_next(&mi);
- + in_i = 0;
- + }
- + }
- + if (op->len > 3 && (op->len % 4) == 0) {
- + /* write buf to the device */
- + writesl(ss->base + SS_RXFIFO, op->buf,
- + op->len / 4);
- + op->byte_count += op->len;
- + op->len = 0;
- + }
- + }
- + if (mi.length - in_i > 3 && i < end) {
- + /* how many bytes we can read from current SG */
- + in_r = min3(mi.length - in_i, areq->nbytes - i,
- + ((mi.length - in_i) / 4) * 4);
- + /* how many bytes we can write in the device*/
- + todo = min3((u32)(end - i) / 4, rx_cnt, (u32)in_r / 4);
- + writesl(ss->base + SS_RXFIFO, mi.addr + in_i, todo);
- + op->byte_count += todo * 4;
- + i += todo * 4;
- + in_i += todo * 4;
- + rx_cnt -= todo;
- + if (rx_cnt == 0) {
- + spaces = readl(ss->base + SS_FCSR);
- + rx_cnt = SS_RXFIFO_SPACES(spaces);
- + }
- + if (in_i == mi.length) {
- + sg_miter_next(&mi);
- + in_i = 0;
- + }
- + }
- + } while (i < end);
- + /* final linear */
- + if ((areq->nbytes - i) < 64) {
- + while (i < areq->nbytes && in_i < mi.length && op->len < 64) {
- + /* how many bytes we can read from current SG */
- + in_r = min3(mi.length - in_i, areq->nbytes - i,
- + 64 - op->len);
- + memcpy(op->buf + op->len, mi.addr + in_i, in_r);
- + op->len += in_r;
- + i += in_r;
- + in_i += in_r;
- + if (in_i == mi.length) {
- + sg_miter_next(&mi);
- + in_i = 0;
- + }
- + }
- + }
- +
- + sg_miter_stop(&mi);
- +
- + writel(op->mode | SS_ENABLED | SS_DATA_END, ss->base + SS_CTL);
- + i = 0;
- + do {
- + v = readl(ss->base + SS_CTL);
- + i++;
- + } while (i < SS_TIMEOUT && (v & SS_DATA_END) > 0);
- + if (i >= SS_TIMEOUT) {
- + dev_err_ratelimited(ss->dev,
- + "ERROR: hash end timeout %d>%d ctl=%x len=%u\n",
- + i, SS_TIMEOUT, v, areq->nbytes);
- + err = -EIO;
- + goto release_ss;
- + }
- +
- + /* get the partial hash only if something was written */
- + for (i = 0; i < crypto_ahash_digestsize(tfm) / 4; i++)
- + op->hash[i] = readl(ss->base + SS_MD0 + i * 4);
- +
- +release_ss:
- + writel(0, ss->base + SS_CTL);
- + spin_unlock_bh(&ss->slock);
- + return err;
- +}
- +
- +/*
- + * sun4i_hash_final: finalize hashing operation
- + *
- + * If we have some remaining bytes, we write them.
- + * Then ask the SS for finalizing the hashing operation
- + *
- + * I do not check RX FIFO size in this function since the size is 32
- + * after each enabling and this function neither write more than 32 words.
- + */
- +int sun4i_hash_final(struct ahash_request *areq)
- +{
- + u32 v, ivmode = 0;
- + unsigned int i;
- + unsigned int j = 0;
- + int zeros, err = 0;
- + unsigned int index, padlen;
- + __be64 bits;
- + struct sun4i_req_ctx *op = ahash_request_ctx(areq);
- + struct sun4i_ss_ctx *ss = op->ss;
- + struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
- + u32 bf[32];
- + u32 wb = 0;
- + unsigned int nwait, nbw = 0;
- +
- + dev_dbg(ss->dev, "%s: byte=%llu len=%u mode=%x wl=%u h=%x",
- + __func__, op->byte_count, areq->nbytes, op->mode,
- + op->len, op->hash[0]);
- +
- + spin_lock_bh(&ss->slock);
- +
- + /*
- + * if we have already written something,
- + * restore the partial hash state
- + */
- + if (op->byte_count > 0) {
- + ivmode = SS_IV_ARBITRARY;
- + for (i = 0; i < crypto_ahash_digestsize(tfm) / 4; i++)
- + writel(op->hash[i], ss->base + SS_IV0 + i * 4);
- + }
- + writel(op->mode | SS_ENABLED | ivmode, ss->base + SS_CTL);
- +
- + /* write the remaining words of the wait buffer */
- + if (op->len > 0) {
- + nwait = op->len / 4;
- + if (nwait > 0) {
- + writesl(ss->base + SS_RXFIFO, op->buf, nwait);
- + op->byte_count += 4 * nwait;
- + }
- + nbw = op->len - 4 * nwait;
- + wb = *(u32 *)(op->buf + nwait * 4);
- + wb &= (0xFFFFFFFF >> (4 - nbw) * 8);
- + }
- +
- + /* write the remaining bytes of the nbw buffer */
- + if (nbw > 0) {
- + wb |= ((1 << 7) << (nbw * 8));
- + bf[j++] = wb;
- + } else {
- + bf[j++] = 1 << 7;
- + }
- +
- + /*
- + * number of space to pad to obtain 64o minus 8(size) minus 4 (final 1)
- + * I take the operations from other MD5/SHA1 implementations
- + */
- +
- + /* we have already send 4 more byte of which nbw data */
- + if (op->mode == SS_OP_MD5) {
- + index = (op->byte_count + 4) & 0x3f;
- + op->byte_count += nbw;
- + if (index > 56)
- + zeros = (120 - index) / 4;
- + else
- + zeros = (56 - index) / 4;
- + } else {
- + op->byte_count += nbw;
- + index = op->byte_count & 0x3f;
- + padlen = (index < 56) ? (56 - index) : ((64 + 56) - index);
- + zeros = (padlen - 1) / 4;
- + }
- +
- + memset(bf + j, 0, 4 * zeros);
- + j += zeros;
- +
- + /* write the length of data */
- + if (op->mode == SS_OP_SHA1) {
- + bits = cpu_to_be64(op->byte_count << 3);
- + bf[j++] = bits & 0xffffffff;
- + bf[j++] = (bits >> 32) & 0xffffffff;
- + } else {
- + bf[j++] = (op->byte_count << 3) & 0xffffffff;
- + bf[j++] = (op->byte_count >> 29) & 0xffffffff;
- + }
- + writesl(ss->base + SS_RXFIFO, bf, j);
- +
- + /* Tell the SS to stop the hashing */
- + writel(op->mode | SS_ENABLED | SS_DATA_END, ss->base + SS_CTL);
- +
- + /*
- + * Wait for SS to finish the hash.
- + * The timeout could happen only in case of bad overcloking
- + * or driver bug.
- + */
- + i = 0;
- + do {
- + v = readl(ss->base + SS_CTL);
- + i++;
- + } while (i < SS_TIMEOUT && (v & SS_DATA_END) > 0);
- + if (i >= SS_TIMEOUT) {
- + dev_err_ratelimited(ss->dev,
- + "ERROR: hash end timeout %d>%d ctl=%x len=%u\n",
- + i, SS_TIMEOUT, v, areq->nbytes);
- + err = -EIO;
- + goto release_ss;
- + }
- +
- + /* Get the hash from the device */
- + if (op->mode == SS_OP_SHA1) {
- + for (i = 0; i < 5; i++) {
- + v = cpu_to_be32(readl(ss->base + SS_MD0 + i * 4));
- + memcpy(areq->result + i * 4, &v, 4);
- + }
- + } else {
- + for (i = 0; i < 4; i++) {
- + v = readl(ss->base + SS_MD0 + i * 4);
- + memcpy(areq->result + i * 4, &v, 4);
- + }
- + }
- +
- +release_ss:
- + writel(0, ss->base + SS_CTL);
- + spin_unlock_bh(&ss->slock);
- + return err;
- +}
- +
- +/* sun4i_hash_finup: finalize hashing operation after an update */
- +int sun4i_hash_finup(struct ahash_request *areq)
- +{
- + int err;
- +
- + err = sun4i_hash_update(areq);
- + if (err != 0)
- + return err;
- +
- + return sun4i_hash_final(areq);
- +}
- +
- +/* combo of init/update/final functions */
- +int sun4i_hash_digest(struct ahash_request *areq)
- +{
- + int err;
- +
- + err = sun4i_hash_init(areq);
- + if (err != 0)
- + return err;
- +
- + err = sun4i_hash_update(areq);
- + if (err != 0)
- + return err;
- +
- + return sun4i_hash_final(areq);
- +}
- --- /dev/null
- +++ b/drivers/crypto/sunxi-ss/sun4i-ss.h
- @@ -0,0 +1,199 @@
- +/*
- + * sun4i-ss.h - hardware cryptographic accelerator for Allwinner A20 SoC
- + *
- + * Copyright (C) 2013-2015 Corentin LABBE <clabbe.montjoie@gmail.com>
- + *
- + * Support AES cipher with 128,192,256 bits keysize.
- + * Support MD5 and SHA1 hash algorithms.
- + * Support DES and 3DES
- + *
- + * You could find the datasheet in Documentation/arm/sunxi/README
- + *
- + * Licensed under the GPL-2.
- + */
- +
- +#include <linux/clk.h>
- +#include <linux/crypto.h>
- +#include <linux/io.h>
- +#include <linux/module.h>
- +#include <linux/of.h>
- +#include <linux/platform_device.h>
- +#include <crypto/scatterwalk.h>
- +#include <linux/scatterlist.h>
- +#include <linux/interrupt.h>
- +#include <linux/delay.h>
- +#include <crypto/md5.h>
- +#include <crypto/sha.h>
- +#include <crypto/hash.h>
- +#include <crypto/internal/hash.h>
- +#include <crypto/aes.h>
- +#include <crypto/des.h>
- +#include <crypto/internal/rng.h>
- +
- +#define SS_CTL 0x00
- +#define SS_KEY0 0x04
- +#define SS_KEY1 0x08
- +#define SS_KEY2 0x0C
- +#define SS_KEY3 0x10
- +#define SS_KEY4 0x14
- +#define SS_KEY5 0x18
- +#define SS_KEY6 0x1C
- +#define SS_KEY7 0x20
- +
- +#define SS_IV0 0x24
- +#define SS_IV1 0x28
- +#define SS_IV2 0x2C
- +#define SS_IV3 0x30
- +
- +#define SS_FCSR 0x44
- +
- +#define SS_MD0 0x4C
- +#define SS_MD1 0x50
- +#define SS_MD2 0x54
- +#define SS_MD3 0x58
- +#define SS_MD4 0x5C
- +
- +#define SS_RXFIFO 0x200
- +#define SS_TXFIFO 0x204
- +
- +/* SS_CTL configuration values */
- +
- +/* PRNG generator mode - bit 15 */
- +#define SS_PRNG_ONESHOT (0 << 15)
- +#define SS_PRNG_CONTINUE (1 << 15)
- +
- +/* IV mode for hash */
- +#define SS_IV_ARBITRARY (1 << 14)
- +
- +/* SS operation mode - bits 12-13 */
- +#define SS_ECB (0 << 12)
- +#define SS_CBC (1 << 12)
- +#define SS_CTS (3 << 12)
- +
- +/* Counter width for CNT mode - bits 10-11 */
- +#define SS_CNT_16BITS (0 << 10)
- +#define SS_CNT_32BITS (1 << 10)
- +#define SS_CNT_64BITS (2 << 10)
- +
- +/* Key size for AES - bits 8-9 */
- +#define SS_AES_128BITS (0 << 8)
- +#define SS_AES_192BITS (1 << 8)
- +#define SS_AES_256BITS (2 << 8)
- +
- +/* Operation direction - bit 7 */
- +#define SS_ENCRYPTION (0 << 7)
- +#define SS_DECRYPTION (1 << 7)
- +
- +/* SS Method - bits 4-6 */
- +#define SS_OP_AES (0 << 4)
- +#define SS_OP_DES (1 << 4)
- +#define SS_OP_3DES (2 << 4)
- +#define SS_OP_SHA1 (3 << 4)
- +#define SS_OP_MD5 (4 << 4)
- +#define SS_OP_PRNG (5 << 4)
- +
- +/* Data end bit - bit 2 */
- +#define SS_DATA_END (1 << 2)
- +
- +/* PRNG start bit - bit 1 */
- +#define SS_PRNG_START (1 << 1)
- +
- +/* SS Enable bit - bit 0 */
- +#define SS_DISABLED (0 << 0)
- +#define SS_ENABLED (1 << 0)
- +
- +/* SS_FCSR configuration values */
- +/* RX FIFO status - bit 30 */
- +#define SS_RXFIFO_FREE (1 << 30)
- +
- +/* RX FIFO empty spaces - bits 24-29 */
- +#define SS_RXFIFO_SPACES(val) (((val) >> 24) & 0x3f)
- +
- +/* TX FIFO status - bit 22 */
- +#define SS_TXFIFO_AVAILABLE (1 << 22)
- +
- +/* TX FIFO available spaces - bits 16-21 */
- +#define SS_TXFIFO_SPACES(val) (((val) >> 16) & 0x3f)
- +
- +#define SS_RX_MAX 32
- +#define SS_RX_DEFAULT SS_RX_MAX
- +#define SS_TX_MAX 33
- +
- +#define SS_RXFIFO_EMP_INT_PENDING (1 << 10)
- +#define SS_TXFIFO_AVA_INT_PENDING (1 << 8)
- +#define SS_RXFIFO_EMP_INT_ENABLE (1 << 2)
- +#define SS_TXFIFO_AVA_INT_ENABLE (1 << 0)
- +
- +struct sun4i_ss_ctx {
- + void __iomem *base;
- + int irq;
- + struct clk *busclk;
- + struct clk *ssclk;
- + struct device *dev;
- + struct resource *res;
- + spinlock_t slock; /* control the use of the device */
- +};
- +
- +struct sun4i_ss_alg_template {
- + u32 type;
- + u32 mode;
- + union {
- + struct crypto_alg crypto;
- + struct ahash_alg hash;
- + } alg;
- + struct sun4i_ss_ctx *ss;
- +};
- +
- +struct sun4i_tfm_ctx {
- + u32 key[AES_MAX_KEY_SIZE / 4];/* divided by sizeof(u32) */
- + u32 keylen;
- + u32 keymode;
- + struct sun4i_ss_ctx *ss;
- +};
- +
- +struct sun4i_cipher_req_ctx {
- + u32 mode;
- +};
- +
- +struct sun4i_req_ctx {
- + u32 mode;
- + u64 byte_count; /* number of bytes "uploaded" to the device */
- + u32 hash[5]; /* for storing SS_IVx register */
- + char buf[64];
- + unsigned int len;
- + struct sun4i_ss_ctx *ss;
- +};
- +
- +int sun4i_hash_crainit(struct crypto_tfm *tfm);
- +int sun4i_hash_init(struct ahash_request *areq);
- +int sun4i_hash_update(struct ahash_request *areq);
- +int sun4i_hash_final(struct ahash_request *areq);
- +int sun4i_hash_finup(struct ahash_request *areq);
- +int sun4i_hash_digest(struct ahash_request *areq);
- +int sun4i_hash_export_md5(struct ahash_request *areq, void *out);
- +int sun4i_hash_import_md5(struct ahash_request *areq, const void *in);
- +int sun4i_hash_export_sha1(struct ahash_request *areq, void *out);
- +int sun4i_hash_import_sha1(struct ahash_request *areq, const void *in);
- +
- +int sun4i_ss_cbc_aes_encrypt(struct ablkcipher_request *areq);
- +int sun4i_ss_cbc_aes_decrypt(struct ablkcipher_request *areq);
- +int sun4i_ss_ecb_aes_encrypt(struct ablkcipher_request *areq);
- +int sun4i_ss_ecb_aes_decrypt(struct ablkcipher_request *areq);
- +
- +int sun4i_ss_cbc_des_encrypt(struct ablkcipher_request *areq);
- +int sun4i_ss_cbc_des_decrypt(struct ablkcipher_request *areq);
- +int sun4i_ss_ecb_des_encrypt(struct ablkcipher_request *areq);
- +int sun4i_ss_ecb_des_decrypt(struct ablkcipher_request *areq);
- +
- +int sun4i_ss_cbc_des3_encrypt(struct ablkcipher_request *areq);
- +int sun4i_ss_cbc_des3_decrypt(struct ablkcipher_request *areq);
- +int sun4i_ss_ecb_des3_encrypt(struct ablkcipher_request *areq);
- +int sun4i_ss_ecb_des3_decrypt(struct ablkcipher_request *areq);
- +
- +int sun4i_ss_cipher_init(struct crypto_tfm *tfm);
- +int sun4i_ss_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
- + unsigned int keylen);
- +int sun4i_ss_des_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
- + unsigned int keylen);
- +int sun4i_ss_des3_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
- + unsigned int keylen);
|