ar8327.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * ar8327.h: AR8216 switch driver
  3. *
  4. * Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #ifndef __AR8327_H
  17. #define __AR8327_H
  18. #define AR8327_NUM_PORTS 7
  19. #define AR8327_NUM_LEDS 15
  20. #define AR8327_PORTS_ALL 0x7f
  21. #define AR8327_NUM_LED_CTRL_REGS 4
  22. #define AR8327_REG_MASK 0x000
  23. #define AR8327_REG_PAD0_MODE 0x004
  24. #define AR8327_REG_PAD5_MODE 0x008
  25. #define AR8327_REG_PAD6_MODE 0x00c
  26. #define AR8327_PAD_MAC_MII_RXCLK_SEL BIT(0)
  27. #define AR8327_PAD_MAC_MII_TXCLK_SEL BIT(1)
  28. #define AR8327_PAD_MAC_MII_EN BIT(2)
  29. #define AR8327_PAD_MAC_GMII_RXCLK_SEL BIT(4)
  30. #define AR8327_PAD_MAC_GMII_TXCLK_SEL BIT(5)
  31. #define AR8327_PAD_MAC_GMII_EN BIT(6)
  32. #define AR8327_PAD_SGMII_EN BIT(7)
  33. #define AR8327_PAD_PHY_MII_RXCLK_SEL BIT(8)
  34. #define AR8327_PAD_PHY_MII_TXCLK_SEL BIT(9)
  35. #define AR8327_PAD_PHY_MII_EN BIT(10)
  36. #define AR8327_PAD_PHY_GMII_PIPE_RXCLK_SEL BIT(11)
  37. #define AR8327_PAD_PHY_GMII_RXCLK_SEL BIT(12)
  38. #define AR8327_PAD_PHY_GMII_TXCLK_SEL BIT(13)
  39. #define AR8327_PAD_PHY_GMII_EN BIT(14)
  40. #define AR8327_PAD_PHYX_GMII_EN BIT(16)
  41. #define AR8327_PAD_PHYX_RGMII_EN BIT(17)
  42. #define AR8327_PAD_PHYX_MII_EN BIT(18)
  43. #define AR8327_PAD_SGMII_DELAY_EN BIT(19)
  44. #define AR8327_PAD_RGMII_RXCLK_DELAY_SEL BITS(20, 2)
  45. #define AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S 20
  46. #define AR8327_PAD_RGMII_TXCLK_DELAY_SEL BITS(22, 2)
  47. #define AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S 22
  48. #define AR8327_PAD_RGMII_RXCLK_DELAY_EN BIT(24)
  49. #define AR8327_PAD_RGMII_TXCLK_DELAY_EN BIT(25)
  50. #define AR8327_PAD_RGMII_EN BIT(26)
  51. #define AR8327_REG_POWER_ON_STRIP 0x010
  52. #define AR8327_POWER_ON_STRIP_POWER_ON_SEL BIT(31)
  53. #define AR8327_POWER_ON_STRIP_LED_OPEN_EN BIT(24)
  54. #define AR8327_POWER_ON_STRIP_SERDES_AEN BIT(7)
  55. #define AR8327_REG_INT_STATUS0 0x020
  56. #define AR8327_INT0_VT_DONE BIT(20)
  57. #define AR8327_REG_INT_STATUS1 0x024
  58. #define AR8327_REG_INT_MASK0 0x028
  59. #define AR8327_REG_INT_MASK1 0x02c
  60. #define AR8327_REG_MODULE_EN 0x030
  61. #define AR8327_MODULE_EN_MIB BIT(0)
  62. #define AR8327_REG_MIB_FUNC 0x034
  63. #define AR8327_MIB_CPU_KEEP BIT(20)
  64. #define AR8327_REG_SERVICE_TAG 0x048
  65. #define AR8327_REG_LED_CTRL(_i) (0x050 + (_i) * 4)
  66. #define AR8327_REG_LED_CTRL0 0x050
  67. #define AR8327_REG_LED_CTRL1 0x054
  68. #define AR8327_REG_LED_CTRL2 0x058
  69. #define AR8327_REG_LED_CTRL3 0x05c
  70. #define AR8327_REG_MAC_ADDR0 0x060
  71. #define AR8327_REG_MAC_ADDR1 0x064
  72. #define AR8327_REG_MAX_FRAME_SIZE 0x078
  73. #define AR8327_MAX_FRAME_SIZE_MTU BITS(0, 14)
  74. #define AR8327_REG_PORT_STATUS(_i) (0x07c + (_i) * 4)
  75. #define AR8327_PORT_STATUS_TXFLOW_AUTO BIT(10)
  76. #define AR8327_PORT_STATUS_RXFLOW_AUTO BIT(11)
  77. #define AR8327_REG_HEADER_CTRL 0x098
  78. #define AR8327_REG_PORT_HEADER(_i) (0x09c + (_i) * 4)
  79. #define AR8327_REG_SGMII_CTRL 0x0e0
  80. #define AR8327_SGMII_CTRL_EN_PLL BIT(1)
  81. #define AR8327_SGMII_CTRL_EN_RX BIT(2)
  82. #define AR8327_SGMII_CTRL_EN_TX BIT(3)
  83. #define AR8327_REG_EEE_CTRL 0x100
  84. #define AR8327_EEE_CTRL_DISABLE_PHY(_i) BIT(4 + (_i) * 2)
  85. #define AR8327_REG_PORT_VLAN0(_i) (0x420 + (_i) * 0x8)
  86. #define AR8327_PORT_VLAN0_DEF_SVID BITS(0, 12)
  87. #define AR8327_PORT_VLAN0_DEF_SVID_S 0
  88. #define AR8327_PORT_VLAN0_DEF_CVID BITS(16, 12)
  89. #define AR8327_PORT_VLAN0_DEF_CVID_S 16
  90. #define AR8327_REG_PORT_VLAN1(_i) (0x424 + (_i) * 0x8)
  91. #define AR8327_PORT_VLAN1_PORT_VLAN_PROP BIT(6)
  92. #define AR8327_PORT_VLAN1_OUT_MODE BITS(12, 2)
  93. #define AR8327_PORT_VLAN1_OUT_MODE_S 12
  94. #define AR8327_PORT_VLAN1_OUT_MODE_UNMOD 0
  95. #define AR8327_PORT_VLAN1_OUT_MODE_UNTAG 1
  96. #define AR8327_PORT_VLAN1_OUT_MODE_TAG 2
  97. #define AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH 3
  98. #define AR8327_REG_ATU_DATA0 0x600
  99. #define AR8327_ATU_ADDR0 BITS(0, 8)
  100. #define AR8327_ATU_ADDR0_S 0
  101. #define AR8327_ATU_ADDR1 BITS(8, 8)
  102. #define AR8327_ATU_ADDR1_S 8
  103. #define AR8327_ATU_ADDR2 BITS(16, 8)
  104. #define AR8327_ATU_ADDR2_S 16
  105. #define AR8327_ATU_ADDR3 BITS(24, 8)
  106. #define AR8327_ATU_ADDR3_S 24
  107. #define AR8327_REG_ATU_DATA1 0x604
  108. #define AR8327_ATU_ADDR4 BITS(0, 8)
  109. #define AR8327_ATU_ADDR4_S 0
  110. #define AR8327_ATU_ADDR5 BITS(8, 8)
  111. #define AR8327_ATU_ADDR5_S 8
  112. #define AR8327_ATU_PORTS BITS(16, 7)
  113. #define AR8327_ATU_PORT0 BIT(16)
  114. #define AR8327_ATU_PORT1 BIT(17)
  115. #define AR8327_ATU_PORT2 BIT(18)
  116. #define AR8327_ATU_PORT3 BIT(19)
  117. #define AR8327_ATU_PORT4 BIT(20)
  118. #define AR8327_ATU_PORT5 BIT(21)
  119. #define AR8327_ATU_PORT6 BIT(22)
  120. #define AR8327_REG_ATU_DATA2 0x608
  121. #define AR8327_ATU_STATUS BITS(0, 4)
  122. #define AR8327_REG_ATU_FUNC 0x60c
  123. #define AR8327_ATU_FUNC_OP BITS(0, 4)
  124. #define AR8327_ATU_FUNC_OP_NOOP 0x0
  125. #define AR8327_ATU_FUNC_OP_FLUSH 0x1
  126. #define AR8327_ATU_FUNC_OP_LOAD 0x2
  127. #define AR8327_ATU_FUNC_OP_PURGE 0x3
  128. #define AR8327_ATU_FUNC_OP_FLUSH_LOCKED 0x4
  129. #define AR8327_ATU_FUNC_OP_FLUSH_UNICAST 0x5
  130. #define AR8327_ATU_FUNC_OP_GET_NEXT 0x6
  131. #define AR8327_ATU_FUNC_OP_SEARCH_MAC 0x7
  132. #define AR8327_ATU_FUNC_OP_CHANGE_TRUNK 0x8
  133. #define AR8327_ATU_FUNC_BUSY BIT(31)
  134. #define AR8327_REG_VTU_FUNC0 0x0610
  135. #define AR8327_VTU_FUNC0_EG_MODE BITS(4, 14)
  136. #define AR8327_VTU_FUNC0_EG_MODE_S(_i) (4 + (_i) * 2)
  137. #define AR8327_VTU_FUNC0_EG_MODE_KEEP 0
  138. #define AR8327_VTU_FUNC0_EG_MODE_UNTAG 1
  139. #define AR8327_VTU_FUNC0_EG_MODE_TAG 2
  140. #define AR8327_VTU_FUNC0_EG_MODE_NOT 3
  141. #define AR8327_VTU_FUNC0_IVL BIT(19)
  142. #define AR8327_VTU_FUNC0_VALID BIT(20)
  143. #define AR8327_REG_VTU_FUNC1 0x0614
  144. #define AR8327_VTU_FUNC1_OP BITS(0, 3)
  145. #define AR8327_VTU_FUNC1_OP_NOOP 0
  146. #define AR8327_VTU_FUNC1_OP_FLUSH 1
  147. #define AR8327_VTU_FUNC1_OP_LOAD 2
  148. #define AR8327_VTU_FUNC1_OP_PURGE 3
  149. #define AR8327_VTU_FUNC1_OP_REMOVE_PORT 4
  150. #define AR8327_VTU_FUNC1_OP_GET_NEXT 5
  151. #define AR8327_VTU_FUNC1_OP_GET_ONE 6
  152. #define AR8327_VTU_FUNC1_FULL BIT(4)
  153. #define AR8327_VTU_FUNC1_PORT BIT(8, 4)
  154. #define AR8327_VTU_FUNC1_PORT_S 8
  155. #define AR8327_VTU_FUNC1_VID BIT(16, 12)
  156. #define AR8327_VTU_FUNC1_VID_S 16
  157. #define AR8327_VTU_FUNC1_BUSY BIT(31)
  158. #define AR8327_REG_FWD_CTRL0 0x620
  159. #define AR8327_FWD_CTRL0_CPU_PORT_EN BIT(10)
  160. #define AR8327_FWD_CTRL0_MIRROR_PORT BITS(4, 4)
  161. #define AR8327_FWD_CTRL0_MIRROR_PORT_S 4
  162. #define AR8327_REG_FWD_CTRL1 0x624
  163. #define AR8327_FWD_CTRL1_UC_FLOOD BITS(0, 7)
  164. #define AR8327_FWD_CTRL1_UC_FLOOD_S 0
  165. #define AR8327_FWD_CTRL1_MC_FLOOD BITS(8, 7)
  166. #define AR8327_FWD_CTRL1_MC_FLOOD_S 8
  167. #define AR8327_FWD_CTRL1_BC_FLOOD BITS(16, 7)
  168. #define AR8327_FWD_CTRL1_BC_FLOOD_S 16
  169. #define AR8327_FWD_CTRL1_IGMP BITS(24, 7)
  170. #define AR8327_FWD_CTRL1_IGMP_S 24
  171. #define AR8327_REG_PORT_LOOKUP(_i) (0x660 + (_i) * 0xc)
  172. #define AR8327_PORT_LOOKUP_MEMBER BITS(0, 7)
  173. #define AR8327_PORT_LOOKUP_IN_MODE BITS(8, 2)
  174. #define AR8327_PORT_LOOKUP_IN_MODE_S 8
  175. #define AR8327_PORT_LOOKUP_STATE BITS(16, 3)
  176. #define AR8327_PORT_LOOKUP_STATE_S 16
  177. #define AR8327_PORT_LOOKUP_LEARN BIT(20)
  178. #define AR8327_PORT_LOOKUP_ING_MIRROR_EN BIT(25)
  179. #define AR8327_REG_PORT_PRIO(_i) (0x664 + (_i) * 0xc)
  180. #define AR8327_REG_PORT_HOL_CTRL1(_i) (0x974 + (_i) * 0x8)
  181. #define AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN BIT(16)
  182. #define AR8337_PAD_MAC06_EXCHANGE_EN BIT(31)
  183. enum ar8327_led_pattern {
  184. AR8327_LED_PATTERN_OFF = 0,
  185. AR8327_LED_PATTERN_BLINK,
  186. AR8327_LED_PATTERN_ON,
  187. AR8327_LED_PATTERN_RULE,
  188. };
  189. struct ar8327_led_entry {
  190. unsigned reg;
  191. unsigned shift;
  192. };
  193. struct ar8327_led {
  194. struct led_classdev cdev;
  195. struct ar8xxx_priv *sw_priv;
  196. char *name;
  197. bool active_low;
  198. u8 led_num;
  199. enum ar8327_led_mode mode;
  200. struct mutex mutex;
  201. spinlock_t lock;
  202. struct work_struct led_work;
  203. bool enable_hw_mode;
  204. enum ar8327_led_pattern pattern;
  205. };
  206. struct ar8327_data {
  207. u32 port0_status;
  208. u32 port6_status;
  209. struct ar8327_led **leds;
  210. unsigned int num_leds;
  211. /* all fields below are cleared on reset */
  212. bool eee[AR8XXX_NUM_PHYS];
  213. };
  214. #endif